HomeSort by: relevance | last modified time | path
    Searched refs:mmUVD_SUVD_CGC_GATE (Results 1 - 12 of 12) sorted by relevancy

  /src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/uvd/
uvd_5_0_d.h 91 #define mmUVD_SUVD_CGC_GATE 0x3be4
uvd_6_0_d.h 107 #define mmUVD_SUVD_CGC_GATE 0x3be4
uvd_7_0_offset.h 68 #define mmUVD_SUVD_CGC_GATE 0x03e4
  /src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/
amdgpu_uvd_v5_0.c 611 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
649 WREG32(mmUVD_SUVD_CGC_GATE, data1);
706 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
737 WREG32(mmUVD_SUVD_CGC_GATE, data1);
amdgpu_uvd_v6_0.c 625 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
693 WREG32(mmUVD_SUVD_CGC_GATE, data1);
1257 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
1304 WREG32(mmUVD_SUVD_CGC_GATE, data1);
1362 data1 = RREG32(mmUVD_SUVD_CGC_GATE);
1395 WREG32(mmUVD_SUVD_CGC_GATE, data1);
amdgpu_uvd_v7_0.c 1593 data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
1640 WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
1649 data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
1682 WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
amdgpu_vcn_v1_0.c 522 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
547 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
684 WREG32_SOC15_DPG_MODE(UVD, 0, mmUVD_SUVD_CGC_GATE, 1, 0xFFFFFFFF, sram_sel);
amdgpu_vcn_v2_0.c 515 data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
540 WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
597 UVD, 0, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect);
amdgpu_vcn_v2_5.c 605 data = RREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_GATE);
630 WREG32_SOC15(VCN, i, mmUVD_SUVD_CGC_GATE, data);
688 UVD, 0, mmUVD_SUVD_CGC_GATE), 1, sram_sel, indirect);
  /src/sys/external/bsd/drm2/dist/drm/amd/include/asic_reg/vcn/
vcn_1_0_offset.h 156 #define mmUVD_SUVD_CGC_GATE 0x03e4
vcn_2_0_0_offset.h 820 #define mmUVD_SUVD_CGC_GATE 0x05a4
vcn_2_5_offset.h 507 #define mmUVD_SUVD_CGC_GATE 0x008c

Completed in 45 milliseconds