1 1.3 simonb /* $NetBSD: octeon_smireg.h,v 1.3 2020/06/23 05:18:02 simonb Exp $ */ 2 1.1 hikaru 3 1.1 hikaru /* 4 1.1 hikaru * Copyright (c) 2007 Internet Initiative Japan, Inc. 5 1.1 hikaru * All rights reserved. 6 1.1 hikaru * 7 1.1 hikaru * Redistribution and use in source and binary forms, with or without 8 1.1 hikaru * modification, are permitted provided that the following conditions 9 1.1 hikaru * are met: 10 1.1 hikaru * 1. Redistributions of source code must retain the above copyright 11 1.1 hikaru * notice, this list of conditions and the following disclaimer. 12 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 hikaru * notice, this list of conditions and the following disclaimer in the 14 1.1 hikaru * documentation and/or other materials provided with the distribution. 15 1.1 hikaru * 16 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND 17 1.1 hikaru * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 18 1.1 hikaru * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 19 1.1 hikaru * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE 20 1.1 hikaru * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 21 1.1 hikaru * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 22 1.1 hikaru * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 23 1.1 hikaru * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 24 1.1 hikaru * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 25 1.1 hikaru * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 26 1.1 hikaru * SUCH DAMAGE. 27 1.1 hikaru */ 28 1.1 hikaru 29 1.1 hikaru /* 30 1.1 hikaru * SMI Registers 31 1.1 hikaru */ 32 1.1 hikaru 33 1.1 hikaru #ifndef _OCTEON_SMIREG_H_ 34 1.1 hikaru #define _OCTEON_SMIREG_H_ 35 1.1 hikaru 36 1.3 simonb #define SMI_CMD_OFFSET 0x00ULL 37 1.3 simonb #define SMI_WR_DAT_OFFSET 0x08ULL 38 1.3 simonb #define SMI_RD_DAT_OFFSET 0x10ULL 39 1.3 simonb #define SMI_CLK_OFFSET 0x18ULL 40 1.3 simonb #define SMI_EN_OFFSET 0x20ULL 41 1.3 simonb 42 1.3 simonb #define SMI_BASE 0x0001180000001800ULL 43 1.3 simonb #define SMI_SIZE 0x040ULL 44 1.3 simonb /* XXX - support 1 SMI unit for direct attach; some CPUs have 4 SMIs */ 45 1.3 simonb #define SMI_NUNITS 1 46 1.1 hikaru 47 1.1 hikaru /* SMI CMD */ 48 1.1 hikaru #define SMI_CMD_63_17 UINT64_C(0xfffffffffffe0000) 49 1.1 hikaru #define SMI_CMD_PHY_OP UINT64_C(0x0000000000010000) 50 1.3 simonb #define SMI_CMD_PHY_OP_READ 1 51 1.3 simonb #define SMI_CMD_PHY_OP_WRITE 0 52 1.1 hikaru #define SMI_CMD_15_13 UINT64_C(0x000000000000e000) 53 1.1 hikaru #define SMI_CMD_PHY_ADR UINT64_C(0x0000000000001f00) 54 1.1 hikaru #define SMI_CMD_7_5 UINT64_C(0x00000000000000e0) 55 1.1 hikaru #define SMI_CMD_REG_ADR UINT64_C(0x000000000000001f) 56 1.1 hikaru 57 1.1 hikaru /* SMI_WR_DAT */ 58 1.1 hikaru #define SMI_WR_DAT_63_18 UINT64_C(0xfffffffffffc0000) 59 1.1 hikaru #define SMI_WR_DAT_PENDING UINT64_C(0x0000000000020000) 60 1.1 hikaru #define SMI_WR_DAT_VAL UINT64_C(0x0000000000010000) 61 1.1 hikaru #define SMI_WR_DAT_DAT UINT64_C(0x000000000000ffff) 62 1.1 hikaru 63 1.1 hikaru /* SMI_RD_DAT */ 64 1.1 hikaru #define SMI_RD_DAT_63_18 UINT64_C(0xfffffffffffc0000) 65 1.1 hikaru #define SMI_RD_DAT_PENDING UINT64_C(0x0000000000020000) 66 1.1 hikaru #define SMI_RD_DAT_VAL UINT64_C(0x0000000000010000) 67 1.1 hikaru #define SMI_RD_DAT_DAT UINT64_C(0x000000000000ffff) 68 1.1 hikaru 69 1.1 hikaru /* SMI_CLK */ 70 1.1 hikaru #define SMI_CLK_63_21 UINT64_C(0xffffffffffe00000) 71 1.1 hikaru #define SMI_CLK_SAMPLE_HI UINT64_C(0x00000000001f0000) 72 1.1 hikaru #define SMI_CLK_15_14 UINT64_C(0x000000000000c000) 73 1.1 hikaru #define SMI_CLK_CLK_IDLE UINT64_C(0x0000000000002000) 74 1.1 hikaru #define SMI_CLK_PREAMBLE UINT64_C(0x0000000000001000) 75 1.1 hikaru #define SMI_CLK_SAMPLE UINT64_C(0x0000000000000f00) 76 1.1 hikaru #define SMI_CLK_PHASE UINT64_C(0x00000000000000ff) 77 1.1 hikaru 78 1.1 hikaru /* SMI_EN */ 79 1.1 hikaru #define SMI_EN_63_1 UINT64_C(0xfffffffffffffffe) 80 1.1 hikaru #define SMI_EN_EN UINT64_C(0x0000000000000001) 81 1.1 hikaru 82 1.1 hikaru /* XXX */ 83 1.1 hikaru 84 1.1 hikaru #endif /* _OCTEON_SMIREG_H_ */ 85