octeonvar.h revision 1.13 1 1.13 simonb /* $NetBSD: octeonvar.h,v 1.13 2020/06/23 05:15:33 simonb Exp $ */
2 1.1 hikaru
3 1.1 hikaru /*-
4 1.1 hikaru * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 hikaru * All rights reserved.
6 1.1 hikaru *
7 1.1 hikaru * This code is derived from software contributed to The NetBSD Foundation
8 1.1 hikaru * by Jason R. Thorpe.
9 1.1 hikaru *
10 1.1 hikaru * Redistribution and use in source and binary forms, with or without
11 1.1 hikaru * modification, are permitted provided that the following conditions
12 1.1 hikaru * are met:
13 1.1 hikaru * 1. Redistributions of source code must retain the above copyright
14 1.1 hikaru * notice, this list of conditions and the following disclaimer.
15 1.1 hikaru * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 hikaru * notice, this list of conditions and the following disclaimer in the
17 1.1 hikaru * documentation and/or other materials provided with the distribution.
18 1.1 hikaru *
19 1.1 hikaru * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 hikaru * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 hikaru * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 hikaru * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 hikaru * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 hikaru * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 hikaru * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 hikaru * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 hikaru * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 hikaru * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 hikaru * POSSIBILITY OF SUCH DAMAGE.
30 1.1 hikaru */
31 1.1 hikaru
32 1.1 hikaru #ifndef _MIPS_OCTEON_OCTEONVAR_H_
33 1.1 hikaru #define _MIPS_OCTEON_OCTEONVAR_H_
34 1.1 hikaru
35 1.1 hikaru #include <sys/bus.h>
36 1.2 matt #include <sys/evcnt.h>
37 1.4 matt #include <sys/kcpuset.h>
38 1.1 hikaru #include <mips/locore.h>
39 1.1 hikaru #include <dev/pci/pcivar.h>
40 1.1 hikaru
41 1.11 simonb #include <mips/cavium/octeonreg.h>
42 1.11 simonb
43 1.1 hikaru /* XXX elsewhere */
44 1.1 hikaru #define _ASM_PROLOGUE \
45 1.1 hikaru " .set push \n" \
46 1.1 hikaru " .set noreorder \n"
47 1.1 hikaru #define _ASM_PROLOGUE_MIPS64 \
48 1.1 hikaru _ASM_PROLOGUE \
49 1.1 hikaru " .set mips64 \n"
50 1.1 hikaru #define _ASM_PROLOGUE_OCTEON \
51 1.1 hikaru _ASM_PROLOGUE \
52 1.1 hikaru " .set arch=octeon \n"
53 1.1 hikaru #define _ASM_EPILOGUE \
54 1.1 hikaru " .set pop \n"
55 1.1 hikaru
56 1.10 simonb #ifdef _KERNEL
57 1.10 simonb extern int octeon_core_ver;
58 1.10 simonb #endif /* _KERNEL */
59 1.10 simonb #define OCTEON_1 1
60 1.10 simonb #define OCTEON_PLUS 10 /* arbitary, keep sequence for others */
61 1.10 simonb #define OCTEON_2 2
62 1.10 simonb #define OCTEON_3 3
63 1.10 simonb
64 1.1 hikaru struct octeon_config {
65 1.1 hikaru struct mips_bus_space mc_iobus_bust;
66 1.1 hikaru struct mips_bus_space mc_bootbus_bust;
67 1.1 hikaru struct mips_pci_chipset mc_pc;
68 1.1 hikaru
69 1.1 hikaru struct mips_bus_dma_tag mc_iobus_dmat;
70 1.1 hikaru struct mips_bus_dma_tag mc_bootbus_dmat;
71 1.1 hikaru struct mips_bus_dma_tag mc_core1_dmat;
72 1.5 matt struct mips_bus_dma_tag mc_fpa_dmat;
73 1.1 hikaru
74 1.1 hikaru struct extent *mc_io_ex;
75 1.1 hikaru struct extent *mc_mem_ex;
76 1.1 hikaru
77 1.1 hikaru int mc_mallocsafe;
78 1.1 hikaru };
79 1.1 hikaru
80 1.2 matt #define NIRQS 64
81 1.2 matt
82 1.2 matt struct cpu_softc {
83 1.2 matt struct cpu_info *cpu_ci;
84 1.3 matt
85 1.2 matt uint64_t cpu_int0_sum0;
86 1.2 matt uint64_t cpu_int1_sum0;
87 1.2 matt uint64_t cpu_int2_sum0;
88 1.2 matt
89 1.2 matt uint64_t cpu_int0_en0;
90 1.2 matt uint64_t cpu_int1_en0;
91 1.2 matt uint64_t cpu_int2_en0;
92 1.2 matt
93 1.2 matt uint64_t cpu_int0_en1;
94 1.2 matt uint64_t cpu_int1_en1;
95 1.2 matt uint64_t cpu_int2_en1;
96 1.2 matt
97 1.2 matt uint64_t cpu_int32_en;
98 1.2 matt
99 1.2 matt struct evcnt cpu_intr_evs[NIRQS];
100 1.2 matt
101 1.2 matt uint64_t cpu_int0_enable0;
102 1.2 matt uint64_t cpu_int1_enable0;
103 1.2 matt uint64_t cpu_int2_enable0;
104 1.2 matt
105 1.3 matt void *cpu_wdog_sih; // wdog softint handler
106 1.3 matt uint64_t cpu_wdog;
107 1.3 matt uint64_t cpu_pp_poke;
108 1.3 matt
109 1.2 matt #ifdef MULTIPROCESSOR
110 1.2 matt uint64_t cpu_mbox_set;
111 1.2 matt uint64_t cpu_mbox_clr;
112 1.2 matt #endif
113 1.2 matt };
114 1.2 matt
115 1.1 hikaru /*
116 1.1 hikaru * FPA map
117 1.1 hikaru */
118 1.1 hikaru
119 1.1 hikaru #define OCTEON_POOL_NO_PKT 0
120 1.1 hikaru #define OCTEON_POOL_NO_WQE 1
121 1.1 hikaru #define OCTEON_POOL_NO_CMD 2
122 1.1 hikaru #define OCTEON_POOL_NO_SG 3
123 1.1 hikaru #define OCTEON_POOL_NO_XXX_4 4
124 1.1 hikaru #define OCTEON_POOL_NO_XXX_5 5
125 1.1 hikaru #define OCTEON_POOL_NO_XXX_6 6
126 1.1 hikaru #define OCTEON_POOL_NO_DUMP 7 /* FPA debug dump */
127 1.1 hikaru
128 1.1 hikaru #define OCTEON_POOL_SIZE_PKT 2048 /* 128 x 16 */
129 1.1 hikaru #define OCTEON_POOL_SIZE_WQE 128 /* 128 x 1 */
130 1.1 hikaru #define OCTEON_POOL_SIZE_CMD 1024 /* 128 x 8 */
131 1.1 hikaru #define OCTEON_POOL_SIZE_SG 512 /* 128 x 4 */
132 1.1 hikaru #define OCTEON_POOL_SIZE_XXX_4 0
133 1.1 hikaru #define OCTEON_POOL_SIZE_XXX_5 0
134 1.1 hikaru #define OCTEON_POOL_SIZE_XXX_6 0
135 1.1 hikaru #define OCTEON_POOL_SIZE_XXX_7 0
136 1.1 hikaru
137 1.1 hikaru #define OCTEON_POOL_NELEMS_PKT 4096
138 1.1 hikaru #define OCTEON_POOL_NELEMS_WQE 4096
139 1.1 hikaru #define OCTEON_POOL_NELEMS_CMD 32
140 1.1 hikaru #define OCTEON_POOL_NELEMS_SG 1024
141 1.1 hikaru #define OCTEON_POOL_NELEMS_XXX_4 0
142 1.1 hikaru #define OCTEON_POOL_NELEMS_XXX_5 0
143 1.1 hikaru #define OCTEON_POOL_NELEMS_XXX_6 0
144 1.1 hikaru #define OCTEON_POOL_NELEMS_XXX_7 0
145 1.1 hikaru
146 1.1 hikaru /*
147 1.1 hikaru * CVMSEG (``scratch'') memory map
148 1.1 hikaru */
149 1.9 simonb
150 1.9 simonb #define CVMSEG_LM_RNM_SIZE 16 /* limited by CN70XX hardware (why?) */
151 1.9 simonb #define CVMSEG_LM_ETHER_COUNT 4 /* limits number of cnmac devices */
152 1.9 simonb
153 1.1 hikaru struct octeon_cvmseg_map {
154 1.1 hikaru uint64_t csm_pow_intr;
155 1.1 hikaru
156 1.1 hikaru struct octeon_cvmseg_ether_map {
157 1.1 hikaru uint64_t csm_ether_fau_done;
158 1.9 simonb } csm_ether[CVMSEG_LM_ETHER_COUNT];
159 1.7 riastrad
160 1.9 simonb uint64_t csm_rnm[CVMSEG_LM_RNM_SIZE];
161 1.1 hikaru } __packed;
162 1.1 hikaru #define OCTEON_CVMSEG_OFFSET(entry) \
163 1.1 hikaru offsetof(struct octeon_cvmseg_map, entry)
164 1.1 hikaru #define OCTEON_CVMSEG_ETHER_OFFSET(n, entry) \
165 1.1 hikaru (offsetof(struct octeon_cvmseg_map, csm_ether) + \
166 1.1 hikaru sizeof(struct octeon_cvmseg_ether_map) * (n) + \
167 1.1 hikaru offsetof(struct octeon_cvmseg_ether_map, entry))
168 1.1 hikaru
169 1.1 hikaru /*
170 1.1 hikaru * FAU register map
171 1.1 hikaru *
172 1.1 hikaru * => FAU registers exist in FAU unit
173 1.1 hikaru * => devices (PKO) can access these registers
174 1.1 hikaru * => CPU can read those values after loading them into CVMSEG
175 1.1 hikaru */
176 1.8 simonb struct octfau_map {
177 1.1 hikaru struct {
178 1.1 hikaru /* PKO command index */
179 1.1 hikaru uint64_t _fau_map_port_pkocmdidx;
180 1.1 hikaru /* send requested */
181 1.1 hikaru uint64_t _fau_map_port_txreq;
182 1.1 hikaru /* send completed */
183 1.1 hikaru uint64_t _fau_map_port_txdone;
184 1.1 hikaru /* XXX */
185 1.1 hikaru uint64_t _fau_map_port_pad;
186 1.1 hikaru } __packed _fau_map_port[3];
187 1.1 hikaru };
188 1.1 hikaru
189 1.1 hikaru /*
190 1.1 hikaru * POW qos/group map
191 1.1 hikaru */
192 1.1 hikaru
193 1.1 hikaru #define OCTEON_POW_QOS_PIP 0
194 1.1 hikaru #define OCTEON_POW_QOS_CORE1 1
195 1.1 hikaru #define OCTEON_POW_QOS_XXX_2 2
196 1.1 hikaru #define OCTEON_POW_QOS_XXX_3 3
197 1.1 hikaru #define OCTEON_POW_QOS_XXX_4 4
198 1.1 hikaru #define OCTEON_POW_QOS_XXX_5 5
199 1.1 hikaru #define OCTEON_POW_QOS_XXX_6 6
200 1.1 hikaru #define OCTEON_POW_QOS_XXX_7 7
201 1.1 hikaru
202 1.13 simonb #define OCTEON_POW_GROUP_MAX 16
203 1.1 hikaru
204 1.1 hikaru #ifdef _KERNEL
205 1.1 hikaru extern struct octeon_config octeon_configuration;
206 1.2 matt #ifdef MULTIPROCESSOR
207 1.10 simonb extern kcpuset_t *cpus_booted;
208 1.2 matt extern struct cpu_softc octeon_cpu1_softc;
209 1.2 matt #endif
210 1.1 hikaru
211 1.10 simonb const char *octeon_cpu_model(mips_prid_t);
212 1.2 matt
213 1.10 simonb void octeon_bus_io_init(bus_space_tag_t, void *);
214 1.10 simonb void octeon_bus_mem_init(bus_space_tag_t, void *);
215 1.10 simonb void octeon_cal_timer(int);
216 1.10 simonb void octeon_dma_init(struct octeon_config *);
217 1.10 simonb void octeon_intr_init(struct cpu_info *);
218 1.10 simonb void octeon_iointr(int, vaddr_t, uint32_t);
219 1.10 simonb void octpci_init(pci_chipset_tag_t, struct octeon_config *);
220 1.10 simonb void *octeon_intr_establish(int, int, int (*)(void *), void *);
221 1.10 simonb void octeon_intr_disestablish(void *cookie);
222 1.10 simonb
223 1.10 simonb int octeon_ioclock_speed(void);
224 1.10 simonb void octeon_soft_reset(void);
225 1.10 simonb
226 1.10 simonb void octeon_reset_vector(void);
227 1.10 simonb uint64_t mips_cp0_cvmctl_read(void);
228 1.10 simonb void mips_cp0_cvmctl_write(uint64_t);
229 1.1 hikaru #endif /* _KERNEL */
230 1.1 hikaru
231 1.1 hikaru #if defined(__mips_n32)
232 1.1 hikaru #define ffs64 __builtin_ffsll
233 1.1 hikaru #elif defined(_LP64)
234 1.1 hikaru #define ffs64 __builtin_ffsl
235 1.1 hikaru #else
236 1.1 hikaru #error unknown ABI
237 1.1 hikaru #endif
238 1.1 hikaru
239 1.1 hikaru /*
240 1.1 hikaru * Prefetch
241 1.1 hikaru *
242 1.1 hikaru * OCTEON_PREF normal (L1 and L2)
243 1.1 hikaru * OCTEON_PREF_L1 L1 only
244 1.1 hikaru * OCTEON_PREF_L2 L2 only
245 1.1 hikaru * OCTEON_PREF_DWB don't write back
246 1.1 hikaru * OCTEON_PREF_PFS prepare for store
247 1.1 hikaru */
248 1.1 hikaru #define __OCTEON_PREF_N(n, base, offset) \
249 1.1 hikaru __asm __volatile ( \
250 1.1 hikaru " .set push \
251 1.1 hikaru " .set arch=octeon \n" \
252 1.1 hikaru " pref "#n", "#offset"(%[base]) \n" \
253 1.1 hikaru " .set pop \
254 1.1 hikaru : : [base] "d" (base) \
255 1.1 hikaru )
256 1.1 hikaru #define __OCTEON_PREF_0(base, offset) __OCTEON_PREF_N(0, base, offset)
257 1.1 hikaru #define __OCTEON_PREF_4(base, offset) __OCTEON_PREF_N(4, base, offset)
258 1.1 hikaru #define __OCTEON_PREF_28(base, offset) __OCTEON_PREF_N(28, base, offset)
259 1.1 hikaru #define __OCTEON_PREF_29(base, offset) __OCTEON_PREF_N(29, base, offset)
260 1.1 hikaru #define __OCTEON_PREF_30(base, offset) __OCTEON_PREF_N(30, base, offset)
261 1.1 hikaru #define OCTEON_PREF(base, offset) __OCTEON_PREF_0(base, offset)
262 1.1 hikaru #define OCTEON_PREF_L1(base, offset) __OCTEON_PREF_4(base, offset)
263 1.1 hikaru #define OCTEON_PREF_L2(base, offset) __OCTEON_PREF_28(base, offset)
264 1.1 hikaru #define OCTEON_PREF_DWB(base, offset) __OCTEON_PREF_29(base, offset)
265 1.1 hikaru #define OCTEON_PREF_PFS(base, offset) __OCTEON_PREF_30(base, offset)
266 1.1 hikaru
267 1.1 hikaru /*
268 1.1 hikaru * Sync
269 1.1 hikaru */
270 1.1 hikaru #define OCTEON_SYNCCOMMON(name) \
271 1.1 hikaru __asm __volatile ( \
272 1.1 hikaru _ASM_PROLOGUE_OCTEON \
273 1.1 hikaru " "#name" \n" \
274 1.1 hikaru _ASM_EPILOGUE \
275 1.1 hikaru ::: "memory")
276 1.1 hikaru #define OCTEON_SYNCIOBDMA OCTEON_SYNCCOMMON(synciobdma)
277 1.1 hikaru #define OCTEON_SYNCW OCTEON_SYNCCOMMON(syncw)
278 1.1 hikaru #define OCTEON_SYNC OCTEON_SYNCCOMMON(sync)
279 1.1 hikaru #define OCTEON_SYNCWS OCTEON_SYNCCOMMON(syncws)
280 1.1 hikaru #define OCTEON_SYNCS OCTEON_SYNCCOMMON(syncs)
281 1.1 hikaru
282 1.1 hikaru /* octeon core does not use cca to determine cacheability */
283 1.1 hikaru #define OCTEON_CCA_NONE UINT64_C(0)
284 1.1 hikaru
285 1.6 christos static __inline uint64_t
286 1.1 hikaru octeon_xkphys_read_8(paddr_t address)
287 1.1 hikaru {
288 1.5 matt return mips3_ld(MIPS_PHYS_TO_XKPHYS(OCTEON_CCA_NONE, address));
289 1.1 hikaru }
290 1.1 hikaru
291 1.6 christos static __inline void
292 1.1 hikaru octeon_xkphys_write_8(paddr_t address, uint64_t value)
293 1.1 hikaru {
294 1.5 matt mips3_sd(MIPS_PHYS_TO_XKPHYS(OCTEON_CCA_NONE, address), value);
295 1.1 hikaru }
296 1.1 hikaru
297 1.6 christos static __inline void
298 1.1 hikaru octeon_iobdma_write_8(uint64_t value)
299 1.1 hikaru {
300 1.1 hikaru
301 1.11 simonb octeon_xkphys_write_8(OCTEON_IOBDMA_ADDR, value);
302 1.1 hikaru }
303 1.1 hikaru
304 1.6 christos static __inline uint64_t
305 1.1 hikaru octeon_cvmseg_read_8(size_t offset)
306 1.1 hikaru {
307 1.13 simonb
308 1.11 simonb return octeon_xkphys_read_8(OCTEON_CVMSEG_LM + offset);
309 1.1 hikaru }
310 1.1 hikaru
311 1.6 christos static __inline void
312 1.1 hikaru octeon_cvmseg_write_8(size_t offset, uint64_t value)
313 1.1 hikaru {
314 1.13 simonb
315 1.11 simonb octeon_xkphys_write_8(OCTEON_CVMSEG_LM + offset, value);
316 1.1 hikaru }
317 1.1 hikaru
318 1.1 hikaru #endif /* _MIPS_OCTEON_OCTEONVAR_H_ */
319