Home | History | Annotate | Line # | Download | only in include
cache.h revision 1.11.32.1
      1  1.11.32.1    skrll /*	$NetBSD: cache.h,v 1.11.32.1 2015/09/22 12:05:47 skrll Exp $	*/
      2        1.2  thorpej 
      3        1.2  thorpej /*
      4        1.2  thorpej  * Copyright 2001 Wasabi Systems, Inc.
      5        1.2  thorpej  * All rights reserved.
      6        1.2  thorpej  *
      7        1.2  thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8        1.2  thorpej  *
      9        1.2  thorpej  * Redistribution and use in source and binary forms, with or without
     10        1.2  thorpej  * modification, are permitted provided that the following conditions
     11        1.2  thorpej  * are met:
     12        1.2  thorpej  * 1. Redistributions of source code must retain the above copyright
     13        1.2  thorpej  *    notice, this list of conditions and the following disclaimer.
     14        1.2  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15        1.2  thorpej  *    notice, this list of conditions and the following disclaimer in the
     16        1.2  thorpej  *    documentation and/or other materials provided with the distribution.
     17        1.2  thorpej  * 3. All advertising materials mentioning features or use of this software
     18        1.2  thorpej  *    must display the following acknowledgement:
     19        1.2  thorpej  *	This product includes software developed for the NetBSD Project by
     20        1.2  thorpej  *	Wasabi Systems, Inc.
     21        1.2  thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22        1.2  thorpej  *    or promote products derived from this software without specific prior
     23        1.2  thorpej  *    written permission.
     24        1.2  thorpej  *
     25        1.2  thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26        1.2  thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27        1.2  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28        1.2  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29        1.2  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30        1.2  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31        1.2  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32        1.2  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33        1.2  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34        1.2  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35        1.2  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36        1.2  thorpej  */
     37        1.2  thorpej 
     38  1.11.32.1    skrll #ifndef _MIPS_CACHE_H_
     39  1.11.32.1    skrll #define _MIPS_CACHE_H_
     40  1.11.32.1    skrll 
     41        1.2  thorpej /*
     42        1.2  thorpej  * Cache operations.
     43        1.2  thorpej  *
     44        1.2  thorpej  * We define the following primitives:
     45        1.2  thorpej  *
     46        1.2  thorpej  * --- Instruction cache synchronization (mandatory):
     47        1.2  thorpej  *
     48        1.2  thorpej  *	icache_sync_all		Synchronize I-cache
     49        1.2  thorpej  *
     50        1.2  thorpej  *	icache_sync_range	Synchronize I-cache range
     51        1.2  thorpej  *
     52        1.2  thorpej  *	icache_sync_range_index	(index ops)
     53        1.2  thorpej  *
     54        1.2  thorpej  * --- Primary data cache (mandatory):
     55        1.2  thorpej  *
     56        1.2  thorpej  *	pdcache_wbinv_all	Write-back Invalidate primary D-cache
     57        1.2  thorpej  *
     58        1.2  thorpej  *	pdcache_wbinv_range	Write-back Invalidate primary D-cache range
     59        1.2  thorpej  *
     60        1.2  thorpej  *	pdcache_wbinv_range_index (index ops)
     61        1.2  thorpej  *
     62        1.2  thorpej  *	pdcache_inv_range	Invalidate primary D-cache range
     63        1.2  thorpej  *
     64        1.2  thorpej  *	pdcache_wb_range	Write-back primary D-cache range
     65        1.2  thorpej  *
     66        1.2  thorpej  * --- Secondary data cache (optional):
     67        1.2  thorpej  *
     68        1.2  thorpej  *	sdcache_wbinv_all	Write-back Invalidate secondary D-cache
     69        1.2  thorpej  *
     70        1.2  thorpej  *	sdcache_wbinv_range	Write-back Invalidate secondary D-cache range
     71        1.2  thorpej  *
     72        1.2  thorpej  *	sdcache_wbinv_range_index (index ops)
     73        1.2  thorpej  *
     74        1.2  thorpej  *	sdcache_inv_range	Invalidate secondary D-cache range
     75        1.2  thorpej  *
     76        1.2  thorpej  *	sdcache_wb_range	Write-back secondary D-cache range
     77        1.2  thorpej  *
     78        1.2  thorpej  * There are some rules that must be followed:
     79        1.2  thorpej  *
     80        1.2  thorpej  *	I-cache Synch (all or range):
     81        1.2  thorpej  *		The goal is to synchronize the instruction stream,
     82        1.2  thorpej  *		so you may need to write-back dirty data cache
     83        1.2  thorpej  *		blocks first.  If a range is requested, and you
     84        1.2  thorpej  *		can't synchronize just a range, you have to hit
     85        1.2  thorpej  *		the whole thing.
     86        1.2  thorpej  *
     87        1.2  thorpej  *	D-cache Write-back Invalidate range:
     88        1.2  thorpej  *		If you can't WB-Inv a range, you must WB-Inv the
     89        1.2  thorpej  *		entire D-cache.
     90        1.2  thorpej  *
     91        1.2  thorpej  *	D-cache Invalidate:
     92        1.2  thorpej  *		If you can't Inv the D-cache without doing a
     93        1.2  thorpej  *		Write-back, YOU MUST PANIC.  This is to catch
     94        1.2  thorpej  *		errors in calling code.  Callers must be aware
     95        1.2  thorpej  *		of this scenario, and must handle it appropriately
     96        1.2  thorpej  *		(consider the bus_dma(9) operations).
     97        1.2  thorpej  *
     98        1.2  thorpej  *	D-cache Write-back:
     99        1.2  thorpej  *		If you can't Write-back without doing an invalidate,
    100        1.2  thorpej  *		that's fine.  Then treat this as a WB-Inv.  Skipping
    101        1.2  thorpej  *		the invalidate is merely an optimization.
    102        1.2  thorpej  *
    103        1.2  thorpej  *	All operations:
    104        1.2  thorpej  *		Valid virtual addresses must be passed to the
    105        1.2  thorpej  *		cache operation.
    106        1.2  thorpej  *
    107        1.2  thorpej  * Finally, these primitives are grouped together in reasonable
    108        1.2  thorpej  * ways.  For all operations described here, first the primary
    109        1.2  thorpej  * cache is frobbed, then the secondary cache frobbed, if the
    110        1.2  thorpej  * operation for the secondary cache exists.
    111        1.2  thorpej  *
    112        1.2  thorpej  *	mips_icache_sync_all	Synchronize I-cache
    113        1.2  thorpej  *
    114        1.2  thorpej  *	mips_icache_sync_range	Synchronize I-cache range
    115        1.2  thorpej  *
    116        1.2  thorpej  *	mips_icache_sync_range_index (index ops)
    117        1.2  thorpej  *
    118        1.2  thorpej  *	mips_dcache_wbinv_all	Write-back Invalidate D-cache
    119        1.2  thorpej  *
    120        1.2  thorpej  *	mips_dcache_wbinv_range	Write-back Invalidate D-cache range
    121        1.2  thorpej  *
    122        1.2  thorpej  *	mips_dcache_wbinv_range_index (index ops)
    123        1.2  thorpej  *
    124        1.2  thorpej  *	mips_dcache_inv_range	Invalidate D-cache range
    125        1.2  thorpej  *
    126        1.2  thorpej  *	mips_dcache_wb_range	Write-back D-cache range
    127        1.2  thorpej  */
    128        1.2  thorpej 
    129        1.2  thorpej struct mips_cache_ops {
    130        1.2  thorpej 	void	(*mco_icache_sync_all)(void);
    131        1.2  thorpej 	void	(*mco_icache_sync_range)(vaddr_t, vsize_t);
    132        1.2  thorpej 	void	(*mco_icache_sync_range_index)(vaddr_t, vsize_t);
    133        1.2  thorpej 
    134        1.2  thorpej 	void	(*mco_pdcache_wbinv_all)(void);
    135        1.2  thorpej 	void	(*mco_pdcache_wbinv_range)(vaddr_t, vsize_t);
    136        1.2  thorpej 	void	(*mco_pdcache_wbinv_range_index)(vaddr_t, vsize_t);
    137        1.2  thorpej 	void	(*mco_pdcache_inv_range)(vaddr_t, vsize_t);
    138        1.2  thorpej 	void	(*mco_pdcache_wb_range)(vaddr_t, vsize_t);
    139        1.2  thorpej 
    140        1.5   simonb 	/* These are called only by the (mipsNN) icache functions. */
    141        1.5   simonb 	void	(*mco_intern_pdcache_wbinv_all)(void);
    142        1.5   simonb 	void	(*mco_intern_pdcache_wbinv_range_index)(vaddr_t, vsize_t);
    143        1.5   simonb 	void	(*mco_intern_pdcache_wb_range)(vaddr_t, vsize_t);
    144        1.5   simonb 
    145        1.2  thorpej 	void	(*mco_sdcache_wbinv_all)(void);
    146        1.2  thorpej 	void	(*mco_sdcache_wbinv_range)(vaddr_t, vsize_t);
    147        1.2  thorpej 	void	(*mco_sdcache_wbinv_range_index)(vaddr_t, vsize_t);
    148        1.2  thorpej 	void	(*mco_sdcache_inv_range)(vaddr_t, vsize_t);
    149        1.2  thorpej 	void	(*mco_sdcache_wb_range)(vaddr_t, vsize_t);
    150        1.5   simonb 
    151        1.5   simonb 	/* These are called only by the (mipsNN) icache functions. */
    152        1.5   simonb 	void	(*mco_intern_sdcache_wbinv_all)(void);
    153        1.5   simonb 	void	(*mco_intern_sdcache_wbinv_range_index)(vaddr_t, vsize_t);
    154        1.5   simonb 	void	(*mco_intern_sdcache_wb_range)(vaddr_t, vsize_t);
    155        1.2  thorpej };
    156        1.2  thorpej 
    157        1.2  thorpej extern struct mips_cache_ops mips_cache_ops;
    158        1.2  thorpej 
    159        1.2  thorpej /* PRIMARY CACHE VARIABLES */
    160       1.10     matt struct mips_cache_info {
    161       1.10     matt 	u_int mci_picache_size;
    162       1.10     matt 	u_int mci_picache_line_size;
    163       1.10     matt 	u_int mci_picache_ways;
    164       1.10     matt 	u_int mci_picache_way_size;
    165       1.10     matt 	u_int mci_picache_way_mask;
    166       1.10     matt 
    167       1.10     matt 	u_int mci_pdcache_size;		/* and unified */
    168       1.10     matt 	u_int mci_pdcache_line_size;
    169       1.10     matt 	u_int mci_pdcache_ways;
    170       1.10     matt 	u_int mci_pdcache_way_size;
    171       1.10     matt 	u_int mci_pdcache_way_mask;
    172       1.10     matt 	bool mci_pdcache_write_through;
    173       1.10     matt 
    174       1.10     matt 	bool mci_pcache_unified;
    175       1.10     matt 
    176       1.10     matt 	/* SECONDARY CACHE VARIABLES */
    177       1.10     matt 	u_int mci_sicache_size;
    178       1.10     matt 	u_int mci_sicache_line_size;
    179       1.10     matt 	u_int mci_sicache_ways;
    180       1.10     matt 	u_int mci_sicache_way_size;
    181       1.10     matt 	u_int mci_sicache_way_mask;
    182       1.10     matt 
    183       1.10     matt 	u_int mci_sdcache_size;		/* and unified */
    184       1.10     matt 	u_int mci_sdcache_line_size;
    185       1.10     matt 	u_int mci_sdcache_ways;
    186       1.10     matt 	u_int mci_sdcache_way_size;
    187       1.10     matt 	u_int mci_sdcache_way_mask;
    188       1.10     matt 	bool mci_sdcache_write_through;
    189       1.10     matt 
    190       1.10     matt 	bool mci_scache_unified;
    191       1.10     matt 
    192       1.10     matt 	/* TERTIARY CACHE VARIABLES */
    193       1.10     matt 	u_int mci_tcache_size;		/* always unified */
    194       1.10     matt 	u_int mci_tcache_line_size;
    195       1.10     matt 	u_int mci_tcache_ways;
    196       1.10     matt 	u_int mci_tcache_way_size;
    197       1.10     matt 	u_int mci_tcache_way_mask;
    198       1.10     matt 	bool mci_tcache_write_through;
    199       1.10     matt 
    200       1.10     matt 	/*
    201       1.10     matt 	 * These two variables inform the rest of the kernel about the
    202       1.10     matt 	 * size of the largest D-cache line present in the system.  The
    203       1.10     matt 	 * mask can be used to determine if a region of memory is cache
    204       1.10     matt 	 * line size aligned.
    205       1.10     matt 	 *
    206       1.10     matt 	 * Whenever any code updates a data cache line size, it should
    207       1.10     matt 	 * call mips_dcache_compute_align() to recompute these values.
    208       1.10     matt 	 */
    209       1.10     matt 	u_int mci_dcache_align;
    210       1.10     matt 	u_int mci_dcache_align_mask;
    211       1.10     matt 
    212       1.10     matt 	u_int mci_cache_prefer_mask;
    213       1.11     matt #if (MIPS2 + MIPS3 + MIPS32 + MIPS32R2 + MIPS64 + MIPS64R2) > 0
    214       1.10     matt 	u_int mci_cache_alias_mask;
    215       1.10     matt 
    216       1.10     matt 	bool mci_cache_virtual_alias;
    217       1.10     matt 
    218       1.10     matt #define	MIPS_CACHE_ALIAS_MASK		mips_cache_info.mci_cache_alias_mask
    219       1.10     matt #define	MIPS_CACHE_VIRTUAL_ALIAS	mips_cache_info.mci_cache_virtual_alias
    220       1.10     matt #elif defined(MIPS1)
    221       1.10     matt #define	MIPS_CACHE_ALIAS_MASK		0
    222       1.10     matt #define	MIPS_CACHE_VIRTUAL_ALIAS	false
    223       1.10     matt #else
    224       1.10     matt #error mci_cache screw up
    225       1.10     matt #endif
    226       1.10     matt };
    227        1.3  thorpej 
    228       1.10     matt extern struct mips_cache_info mips_cache_info;
    229        1.2  thorpej 
    230        1.8  tsutsui 
    231        1.2  thorpej /*
    232        1.2  thorpej  * XXX XXX XXX THIS SHOULD NOT EXIST XXX XXX XXX
    233        1.2  thorpej  */
    234       1.10     matt #define	mips_cache_indexof(x)	(((vaddr_t)(x)) & MIPS_CACHE_ALIAS_MASK)
    235       1.10     matt #define	mips_cache_badalias(x,y) (((vaddr_t)(x)^(vaddr_t)(y)) & MIPS_CACHE_ALIAS_MASK)
    236        1.2  thorpej 
    237        1.5   simonb #define	__mco_noargs(prefix, x)						\
    238        1.2  thorpej do {									\
    239        1.5   simonb 	(*mips_cache_ops.mco_ ## prefix ## p ## x )();			\
    240        1.5   simonb 	if (*mips_cache_ops.mco_ ## prefix ## s ## x )			\
    241        1.5   simonb 		(*mips_cache_ops.mco_ ## prefix ## s ## x )();		\
    242        1.2  thorpej } while (/*CONSTCOND*/0)
    243        1.2  thorpej 
    244        1.5   simonb #define	__mco_2args(prefix, x, a, b)					\
    245        1.2  thorpej do {									\
    246        1.5   simonb 	(*mips_cache_ops.mco_ ## prefix ## p ## x )((a), (b));		\
    247        1.5   simonb 	if (*mips_cache_ops.mco_ ## prefix ## s ## x )			\
    248        1.5   simonb 		(*mips_cache_ops.mco_ ## prefix ## s ## x )((a), (b));	\
    249        1.2  thorpej } while (/*CONSTCOND*/0)
    250        1.2  thorpej 
    251        1.2  thorpej #define	mips_icache_sync_all()						\
    252        1.2  thorpej 	(*mips_cache_ops.mco_icache_sync_all)()
    253        1.2  thorpej 
    254        1.2  thorpej #define	mips_icache_sync_range(v, s)					\
    255        1.2  thorpej 	(*mips_cache_ops.mco_icache_sync_range)((v), (s))
    256        1.2  thorpej 
    257        1.2  thorpej #define	mips_icache_sync_range_index(v, s)				\
    258        1.2  thorpej 	(*mips_cache_ops.mco_icache_sync_range_index)((v), (s))
    259        1.2  thorpej 
    260        1.2  thorpej #define	mips_dcache_wbinv_all()						\
    261        1.5   simonb 	__mco_noargs(, dcache_wbinv_all)
    262        1.2  thorpej 
    263        1.2  thorpej #define	mips_dcache_wbinv_range(v, s)					\
    264        1.5   simonb 	__mco_2args(, dcache_wbinv_range, (v), (s))
    265        1.2  thorpej 
    266        1.2  thorpej #define	mips_dcache_wbinv_range_index(v, s)				\
    267        1.5   simonb 	__mco_2args(, dcache_wbinv_range_index, (v), (s))
    268        1.2  thorpej 
    269        1.2  thorpej #define	mips_dcache_inv_range(v, s)					\
    270        1.5   simonb 	__mco_2args(, dcache_inv_range, (v), (s))
    271        1.2  thorpej 
    272        1.2  thorpej #define	mips_dcache_wb_range(v, s)					\
    273        1.5   simonb 	__mco_2args(, dcache_wb_range, (v), (s))
    274        1.5   simonb 
    275        1.5   simonb 
    276        1.5   simonb /*
    277        1.5   simonb  * Private D-cache functions only called from (currently only the
    278        1.5   simonb  * mipsNN) I-cache functions.
    279        1.5   simonb  */
    280        1.5   simonb #define	mips_intern_dcache_wbinv_all()					\
    281        1.5   simonb 	__mco_noargs(intern_, dcache_wbinv_all)
    282        1.5   simonb 
    283        1.5   simonb #define	mips_intern_dcache_wbinv_range_index(v, s)			\
    284        1.5   simonb 	__mco_2args(intern_, dcache_wbinv_range_index, (v), (s))
    285        1.5   simonb 
    286        1.5   simonb #define	mips_intern_dcache_wb_range(v, s)				\
    287        1.5   simonb 	__mco_2args(intern_, dcache_wb_range, (v), (s))
    288        1.2  thorpej 
    289        1.2  thorpej void	mips_config_cache(void);
    290        1.3  thorpej void	mips_dcache_compute_align(void);
    291        1.5   simonb 
    292        1.5   simonb #include <mips/cache_mipsNN.h>
    293  1.11.32.1    skrll 
    294  1.11.32.1    skrll #endif /* _MIPS_CACHE_H_ */
    295