Home | History | Annotate | Line # | Download | only in include
locore.h revision 1.14.2.1
      1  1.14.2.1  nisimura /*	$NetBSD: locore.h,v 1.14.2.1 1998/11/19 06:44:50 nisimura Exp $	*/
      2       1.1  jonathan 
      3       1.1  jonathan /*
      4       1.1  jonathan  * Copyright 1996 The Board of Trustees of The Leland Stanford
      5       1.1  jonathan  * Junior University. All Rights Reserved.
      6       1.1  jonathan  *
      7       1.1  jonathan  * Permission to use, copy, modify, and distribute this
      8       1.1  jonathan  * software and its documentation for any purpose and without
      9       1.1  jonathan  * fee is hereby granted, provided that the above copyright
     10       1.1  jonathan  * notice appear in all copies.  Stanford University
     11       1.1  jonathan  * makes no representations about the suitability of this
     12       1.1  jonathan  * software for any purpose.  It is provided "as is" without
     13       1.1  jonathan  * express or implied warranty.
     14       1.1  jonathan  */
     15       1.1  jonathan 
     16       1.1  jonathan /*
     17       1.1  jonathan  * Jump table for MIPS cpu locore functions that are implemented
     18       1.1  jonathan  * differently on different generations, or instruction-level
     19       1.1  jonathan  * archtecture (ISA) level, the Mips family.
     20       1.1  jonathan  * The following functions must be provided for each mips ISA level:
     21       1.1  jonathan  *
     22       1.1  jonathan  *
     23       1.1  jonathan  *	MachConfigCache
     24       1.1  jonathan  *	MachFlushCache
     25       1.1  jonathan  *	MachFlushDCache
     26       1.1  jonathan  *	MachFlushICache
     27       1.1  jonathan  *	MachForceCacheUpdate
     28       1.1  jonathan  *	MachSetPID
     29       1.1  jonathan  *	MachTLBFlush
     30       1.1  jonathan  *	MachTLBFlushAddr __P()
     31       1.1  jonathan  *	MachTLBUpdate (u_int, (pt_entry_t?) u_int);
     32       1.5    mhitch  *	wbflush
     33       1.5    mhitch  *	proc_trampoline()
     34       1.9    mhitch  *	switch_exit()
     35       1.9    mhitch  *	cpu_switch_resume()
     36       1.1  jonathan  *
     37       1.1  jonathan  * We currently provide support for:
     38       1.1  jonathan  *
     39       1.1  jonathan  *	r2000 and r3000 (mips ISA-I)
     40       1.1  jonathan  *	r4000 and r4400 in 32-bit mode (mips ISA-III?)
     41       1.1  jonathan  */
     42       1.1  jonathan 
     43       1.1  jonathan #ifndef _MIPS_LOCORE_H
     44       1.1  jonathan #define  _MIPS_LOCORE_H
     45       1.2  jonathan 
     46       1.2  jonathan /*
     47       1.2  jonathan  * locore service routine for exeception vectors. Used outside locore
     48       1.2  jonathan  * only to print them by name in stack tracebacks
     49       1.2  jonathan  */
     50       1.2  jonathan 
     51      1.14  jonathan /* Block out one hardware interrupt-enable bit. */
     52      1.14  jonathan extern int	Mach_spl0 __P((void)), Mach_spl1 __P((void));
     53      1.14  jonathan extern int	Mach_spl2 __P((void)), Mach_spl3 __P((void));
     54      1.14  jonathan extern int	Mach_spl4 __P((void)), Mach_spl5 __P((void));
     55      1.14  jonathan 
     56      1.14  jonathan /* Block out nested interrupt-enable bits. */
     57      1.14  jonathan extern int	cpu_spl0 __P((void)), cpu_spl1 __P((void));
     58      1.14  jonathan extern int	cpu_spl2 __P((void)), cpu_spl3 __P((void));
     59      1.14  jonathan extern int	cpu_spl4 __P((void)), cpu_spl5 __P((void));
     60      1.14  jonathan extern int	splhigh __P((void));
     61      1.14  jonathan 
     62      1.14  jonathan extern u_int32_t mips_read_causereg __P((void));
     63      1.14  jonathan extern u_int32_t mips_read_statusreg __P((void));
     64      1.14  jonathan 
     65       1.3  jonathan extern void mips1_ConfigCache  __P((void));
     66       1.3  jonathan extern void mips1_FlushCache  __P((void));
     67  1.14.2.1  nisimura extern void mips1_FlushDCache  __P((vaddr_t addr, vsize_t len));
     68  1.14.2.1  nisimura extern void mips1_FlushICache  __P((vaddr_t addr, vsize_t len));
     69       1.3  jonathan extern void mips1_ForceCacheUpdate __P((void));
     70       1.3  jonathan extern void mips1_SetPID   __P((int pid));
     71      1.14  jonathan extern void mips1_TLBFlush __P((int numtlb));
     72       1.3  jonathan extern void mips1_TLBFlushAddr   __P( /* XXX Really pte highpart ? */
     73  1.14.2.1  nisimura 					  (vaddr_t addr));
     74       1.5    mhitch extern int mips1_TLBUpdate __P((u_int, /*pt_entry_t*/ u_int));
     75       1.3  jonathan extern void mips1_TLBWriteIndexed  __P((u_int index, u_int high,
     76       1.1  jonathan 					    u_int low));
     77       1.5    mhitch extern void mips1_wbflush __P((void));
     78       1.5    mhitch extern void mips1_proc_trampoline __P((void));
     79       1.9    mhitch extern void mips1_switch_exit __P((struct proc *));
     80       1.9    mhitch extern void mips1_cpu_switch_resume __P((void));
     81       1.1  jonathan 
     82       1.3  jonathan extern void mips3_ConfigCache __P((void));
     83       1.3  jonathan extern void mips3_FlushCache  __P((void));
     84  1.14.2.1  nisimura extern void mips3_FlushDCache __P((vaddr_t addr, vaddr_t len));
     85  1.14.2.1  nisimura extern void mips3_FlushICache __P((vaddr_t addr, vaddr_t len));
     86       1.3  jonathan extern void mips3_ForceCacheUpdate __P((void));
     87  1.14.2.1  nisimura extern void mips3_HitFlushDCache __P((vaddr_t, int));
     88       1.3  jonathan extern void mips3_SetPID  __P((int pid));
     89      1.14  jonathan extern void mips3_TLBFlush __P((int numtlb));
     90       1.3  jonathan extern void mips3_TLBFlushAddr __P( /* XXX Really pte highpart ? */
     91  1.14.2.1  nisimura 					  (vaddr_t addr));
     92       1.5    mhitch extern int mips3_TLBUpdate __P((u_int, /*pt_entry_t*/ u_int));
     93      1.14  jonathan struct tlb;
     94      1.14  jonathan extern void mips3_TLBRead __P((int, struct tlb *));
     95      1.14  jonathan extern void mips3_TLBWriteIndexedVPS __P((u_int index, struct tlb *tlb));
     96       1.3  jonathan extern void mips3_TLBWriteIndexed __P((u_int index, u_int high,
     97       1.5    mhitch 					   u_int lo0, u_int lo1));
     98       1.5    mhitch extern void mips3_wbflush __P((void));
     99       1.5    mhitch extern void mips3_proc_trampoline __P((void));
    100       1.9    mhitch extern void mips3_switch_exit __P((struct proc *));
    101       1.9    mhitch extern void mips3_cpu_switch_resume __P((void));
    102       1.1  jonathan 
    103       1.7  jonathan extern void mips3_SetWIRED __P((int));
    104       1.7  jonathan 
    105      1.14  jonathan extern u_int32_t mips3_cycle_count __P((void));
    106      1.14  jonathan extern u_int32_t mips3_read_compare __P((void));
    107      1.14  jonathan extern u_int32_t mips3_read_config __P((void));
    108      1.14  jonathan extern void mips3_write_compare __P((u_int32_t));
    109       1.7  jonathan 
    110       1.1  jonathan /*
    111       1.1  jonathan  *  A vector with an entry for each mips-ISA-level dependent
    112       1.1  jonathan  * locore function, and macros which jump through it.
    113       1.1  jonathan  * XXX the macro names are chosen to be compatible with the old
    114       1.1  jonathan  * Sprite  coding-convention names used in 4.4bsd/pmax.
    115       1.1  jonathan  */
    116       1.1  jonathan typedef struct  {
    117       1.1  jonathan 	void (*configCache) __P((void));
    118       1.1  jonathan 	void (*flushCache)  __P((void));
    119  1.14.2.1  nisimura 	void (*flushDCache) __P((vaddr_t addr, vsize_t len));
    120  1.14.2.1  nisimura 	void (*flushICache) __P((vaddr_t addr, vsize_t len));
    121       1.1  jonathan 	void (*forceCacheUpdate)  __P((void));
    122       1.1  jonathan 	void (*setTLBpid)  __P((int pid));
    123      1.14  jonathan 	void (*tlbFlush)  __P((int numtlb));
    124  1.14.2.1  nisimura 	void (*tlbFlushAddr)  __P((vaddr_t)); /* XXX Really pte highpart ? */
    125       1.5    mhitch 	int (*tlbUpdate)  __P((u_int highreg, u_int lowreg));
    126       1.5    mhitch 	void (*wbflush) __P((void));
    127       1.5    mhitch 	void (*proc_trampoline) __P((void));
    128       1.9    mhitch 	void (*mips_switch_exit) __P((struct proc *));
    129       1.9    mhitch 	void (*cpu_switch_resume) __P((void));
    130       1.1  jonathan } mips_locore_jumpvec_t;
    131      1.13  jonathan 
    132      1.13  jonathan /* Override writebuffer-drain method. */
    133      1.13  jonathan void mips_set_wbflush __P((void (*) __P((void)) ));
    134       1.1  jonathan 
    135       1.1  jonathan 
    136       1.1  jonathan /*
    137       1.1  jonathan  * The "active" locore-fuction vector, and
    138       1.1  jonathan 
    139       1.1  jonathan  */
    140       1.1  jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
    141       1.1  jonathan extern mips_locore_jumpvec_t r2000_locore_vec;
    142       1.1  jonathan extern mips_locore_jumpvec_t r4000_locore_vec;
    143       1.1  jonathan 
    144      1.11  jonathan #if defined(MIPS3) && !defined (MIPS1)
    145      1.11  jonathan #define MachConfigCache		mips3_ConfigCache
    146      1.11  jonathan #define MachFlushCache		mips3_FlushCache
    147      1.11  jonathan #define MachFlushDCache		mips3_FlushDCache
    148      1.11  jonathan #define MachFlushICache		mips3_FlushICache
    149      1.11  jonathan #define MachForceCacheUpdate	mips3_ForceCacheUpdate
    150      1.11  jonathan #define MachSetPID		mips3_SetPID
    151      1.14  jonathan #define MachTLBFlush()		mips3_TLBFlush(mips_num_tlb_entries)
    152      1.11  jonathan #define MachTLBFlushAddr	mips3_TLBFlushAddr
    153      1.11  jonathan #define MachTLBUpdate		mips3_TLBUpdate
    154      1.11  jonathan #define wbflush			mips3_wbflush
    155      1.11  jonathan #define proc_trampoline		mips3_proc_trampoline
    156      1.12  jonathan #define switch_exit		mips3_switch_exit
    157      1.11  jonathan #endif
    158      1.11  jonathan 
    159      1.11  jonathan #if !defined(MIPS3) && defined (MIPS1)
    160      1.11  jonathan #define MachConfigCache		mips1_ConfigCache
    161      1.11  jonathan #define MachFlushCache		mips1_FlushCache
    162      1.11  jonathan #define MachFlushDCache		mips1_FlushDCache
    163      1.11  jonathan #define MachFlushICache		mips1_FlushICache
    164      1.11  jonathan #define MachForceCacheUpdate	mips1_ForceCacheUpdate
    165      1.11  jonathan #define MachSetPID		mips1_SetPID
    166      1.14  jonathan #define MachTLBFlush()		mips1_TLBFlush(MIPS1_TLB_NUM_TLB_ENTRIES)
    167      1.11  jonathan #define MachTLBFlushAddr	mips1_TLBFlushAddr
    168      1.11  jonathan #define MachTLBUpdate		mips1_TLBUpdate
    169      1.11  jonathan #define wbflush			mips1_wbflush
    170      1.11  jonathan #define proc_trampoline		mips1_proc_trampoline
    171      1.11  jonathan #define switch_exit		mips1_switch_exit
    172      1.11  jonathan #endif
    173      1.11  jonathan 
    174      1.11  jonathan 
    175      1.11  jonathan 
    176      1.11  jonathan #if defined(MIPS3) && defined (MIPS1)
    177       1.1  jonathan #define MachConfigCache		(*(mips_locore_jumpvec.configCache))
    178       1.1  jonathan #define MachFlushCache		(*(mips_locore_jumpvec.flushCache))
    179       1.1  jonathan #define MachFlushDCache		(*(mips_locore_jumpvec.flushDCache))
    180       1.1  jonathan #define MachFlushICache		(*(mips_locore_jumpvec.flushICache))
    181       1.1  jonathan #define MachForceCacheUpdate	(*(mips_locore_jumpvec.forceCacheUpdate))
    182       1.1  jonathan #define MachSetPID		(*(mips_locore_jumpvec.setTLBpid))
    183      1.14  jonathan #define MachTLBFlush()		(*(mips_locore_jumpvec.tlbFlush))(mips_num_tlb_entries)
    184       1.1  jonathan #define MachTLBFlushAddr	(*(mips_locore_jumpvec.tlbFlushAddr))
    185       1.1  jonathan #define MachTLBUpdate		(*(mips_locore_jumpvec.tlbUpdate))
    186       1.5    mhitch #define wbflush			(*(mips_locore_jumpvec.wbflush))
    187       1.5    mhitch #define proc_trampoline		(mips_locore_jumpvec.proc_trampoline)
    188       1.9    mhitch #define switch_exit		(*(mips_locore_jumpvec.mips_switch_exit))
    189      1.11  jonathan #endif
    190      1.11  jonathan 
    191       1.9    mhitch /* cpu_switch_resume not called directly */
    192       1.7  jonathan 
    193       1.7  jonathan 
    194       1.7  jonathan /*
    195       1.7  jonathan  * CPU identification, from PRID register.
    196       1.7  jonathan  */
    197       1.7  jonathan union cpuprid {
    198       1.7  jonathan 	int	cpuprid;
    199       1.7  jonathan 	struct {
    200       1.7  jonathan #if BYTE_ORDER == BIG_ENDIAN
    201       1.7  jonathan 		u_int	pad1:16;	/* reserved */
    202       1.7  jonathan 		u_int	cp_imp:8;	/* implementation identifier */
    203       1.7  jonathan 		u_int	cp_majrev:4;	/* major revision identifier */
    204       1.7  jonathan 		u_int	cp_minrev:4;	/* minor revision identifier */
    205       1.7  jonathan #else
    206       1.7  jonathan 		u_int	cp_minrev:4;	/* minor revision identifier */
    207       1.7  jonathan 		u_int	cp_majrev:4;	/* major revision identifier */
    208       1.7  jonathan 		u_int	cp_imp:8;	/* implementation identifier */
    209       1.7  jonathan 		u_int	pad1:16;	/* reserved */
    210       1.7  jonathan #endif
    211       1.7  jonathan 	} cpu;
    212       1.7  jonathan };
    213       1.7  jonathan 
    214       1.6  jonathan 
    215       1.6  jonathan #ifdef _KERNEL
    216       1.6  jonathan 
    217       1.6  jonathan /*
    218       1.6  jonathan  * Global variables used to communicate CPU type, and parameters
    219       1.6  jonathan  * such as cache size, from locore to higher-level code (e.g., pmap).
    220       1.6  jonathan  */
    221       1.8  jonathan extern union	cpuprid cpu_id;
    222       1.8  jonathan extern union	cpuprid fpu_id;
    223       1.8  jonathan extern int	cpu_arch;
    224      1.14  jonathan extern int	mips_num_tlb_entries;
    225      1.14  jonathan extern u_int	mips_L1DCacheSize;
    226      1.14  jonathan extern u_int	mips_L1ICacheSize;
    227      1.14  jonathan extern u_int	mips_L1DCacheLSize;
    228      1.14  jonathan extern u_int	mips_L1ICacheLSize;
    229      1.14  jonathan extern int	mips_L2CachePresent;
    230       1.9    mhitch extern u_int	mips_L2CacheLSize;
    231       1.9    mhitch extern u_int	mips_CacheAliasMask;
    232       1.6  jonathan extern	struct intr_tab intr_tab[];
    233      1.14  jonathan 
    234      1.14  jonathan #ifdef MIPS3
    235      1.14  jonathan extern int	mips3_L1TwoWayCache;
    236      1.14  jonathan extern int	mips3_cacheflush_bug;
    237      1.14  jonathan #endif /* MIPS3 */
    238      1.14  jonathan 
    239       1.6  jonathan #endif
    240       1.1  jonathan 
    241       1.1  jonathan #endif	/* _MIPS_LOCORE_H */
    242