Home | History | Annotate | Line # | Download | only in include
locore.h revision 1.21.4.1
      1  1.21.4.1      fvdl /*	$NetBSD: locore.h,v 1.21.4.1 1999/11/15 00:38:37 fvdl Exp $	*/
      2       1.1  jonathan 
      3       1.1  jonathan /*
      4       1.1  jonathan  * Copyright 1996 The Board of Trustees of The Leland Stanford
      5       1.1  jonathan  * Junior University. All Rights Reserved.
      6       1.1  jonathan  *
      7       1.1  jonathan  * Permission to use, copy, modify, and distribute this
      8       1.1  jonathan  * software and its documentation for any purpose and without
      9       1.1  jonathan  * fee is hereby granted, provided that the above copyright
     10       1.1  jonathan  * notice appear in all copies.  Stanford University
     11       1.1  jonathan  * makes no representations about the suitability of this
     12       1.1  jonathan  * software for any purpose.  It is provided "as is" without
     13       1.1  jonathan  * express or implied warranty.
     14       1.1  jonathan  */
     15       1.1  jonathan 
     16       1.1  jonathan /*
     17       1.1  jonathan  * Jump table for MIPS cpu locore functions that are implemented
     18       1.1  jonathan  * differently on different generations, or instruction-level
     19       1.1  jonathan  * archtecture (ISA) level, the Mips family.
     20       1.1  jonathan  * The following functions must be provided for each mips ISA level:
     21       1.1  jonathan  *
     22      1.20    simonb  *
     23       1.1  jonathan  *	MachFlushCache
     24       1.1  jonathan  *	MachFlushDCache
     25       1.1  jonathan  *	MachFlushICache
     26       1.1  jonathan  *	MachForceCacheUpdate
     27       1.1  jonathan  *	MachSetPID
     28       1.1  jonathan  *	MachTLBFlush
     29      1.16    castor  *	MachTLBFlushAddr
     30      1.16    castor  *	MachTLBUpdate
     31       1.5    mhitch  *	wbflush
     32       1.5    mhitch  *	proc_trampoline()
     33       1.9    mhitch  *	cpu_switch_resume()
     34       1.1  jonathan  *
     35       1.1  jonathan  * We currently provide support for:
     36       1.1  jonathan  *
     37       1.1  jonathan  *	r2000 and r3000 (mips ISA-I)
     38       1.1  jonathan  *	r4000 and r4400 in 32-bit mode (mips ISA-III?)
     39       1.1  jonathan  */
     40       1.1  jonathan 
     41       1.1  jonathan #ifndef _MIPS_LOCORE_H
     42       1.1  jonathan #define  _MIPS_LOCORE_H
     43       1.2  jonathan 
     44      1.17    castor #ifndef _LKM
     45      1.16    castor #include "opt_mips_cache.h"
     46      1.17    castor #endif
     47      1.16    castor 
     48       1.2  jonathan /*
     49      1.16    castor  * locore service routine for exception vectors. Used outside locore
     50       1.2  jonathan  * only to print them by name in stack tracebacks
     51       1.2  jonathan  */
     52       1.2  jonathan 
     53      1.14  jonathan extern u_int32_t mips_read_causereg __P((void));
     54      1.14  jonathan extern u_int32_t mips_read_statusreg __P((void));
     55      1.14  jonathan 
     56       1.3  jonathan extern void mips1_ConfigCache  __P((void));
     57       1.3  jonathan extern void mips1_FlushCache  __P((void));
     58      1.16    castor extern void mips1_FlushDCache  __P((vaddr_t addr, vsize_t len));
     59      1.16    castor extern void mips1_FlushICache  __P((vaddr_t addr, vsize_t len));
     60       1.3  jonathan extern void mips1_ForceCacheUpdate __P((void));
     61       1.3  jonathan extern void mips1_SetPID   __P((int pid));
     62      1.18    castor extern void mips1_clean_tlb __P((void));
     63      1.14  jonathan extern void mips1_TLBFlush __P((int numtlb));
     64       1.3  jonathan extern void mips1_TLBFlushAddr   __P( /* XXX Really pte highpart ? */
     65      1.15  nisimura 					  (vaddr_t addr));
     66       1.5    mhitch extern int mips1_TLBUpdate __P((u_int, /*pt_entry_t*/ u_int));
     67       1.3  jonathan extern void mips1_TLBWriteIndexed  __P((u_int index, u_int high,
     68       1.1  jonathan 					    u_int low));
     69       1.5    mhitch extern void mips1_wbflush __P((void));
     70       1.5    mhitch extern void mips1_proc_trampoline __P((void));
     71       1.9    mhitch extern void mips1_cpu_switch_resume __P((void));
     72       1.1  jonathan 
     73       1.3  jonathan extern void mips3_ConfigCache __P((void));
     74       1.3  jonathan extern void mips3_FlushCache  __P((void));
     75      1.15  nisimura extern void mips3_FlushDCache __P((vaddr_t addr, vaddr_t len));
     76      1.16    castor #ifdef	MIPS3_L2CACHE_ABSENT
     77      1.16    castor extern void mips52xx_FlushDCache __P((vaddr_t addr, vaddr_t len));
     78      1.16    castor #endif
     79      1.15  nisimura extern void mips3_FlushICache __P((vaddr_t addr, vaddr_t len));
     80       1.3  jonathan extern void mips3_ForceCacheUpdate __P((void));
     81      1.15  nisimura extern void mips3_HitFlushDCache __P((vaddr_t, int));
     82       1.3  jonathan extern void mips3_SetPID  __P((int pid));
     83      1.14  jonathan extern void mips3_TLBFlush __P((int numtlb));
     84       1.3  jonathan extern void mips3_TLBFlushAddr __P( /* XXX Really pte highpart ? */
     85      1.15  nisimura 					  (vaddr_t addr));
     86       1.5    mhitch extern int mips3_TLBUpdate __P((u_int, /*pt_entry_t*/ u_int));
     87      1.14  jonathan struct tlb;
     88      1.14  jonathan extern void mips3_TLBRead __P((int, struct tlb *));
     89      1.16    castor #if 0
     90      1.14  jonathan extern void mips3_TLBWriteIndexedVPS __P((u_int index, struct tlb *tlb));
     91       1.3  jonathan extern void mips3_TLBWriteIndexed __P((u_int index, u_int high,
     92       1.5    mhitch 					   u_int lo0, u_int lo1));
     93      1.16    castor #endif
     94       1.5    mhitch extern void mips3_wbflush __P((void));
     95       1.5    mhitch extern void mips3_proc_trampoline __P((void));
     96       1.9    mhitch extern void mips3_cpu_switch_resume __P((void));
     97       1.1  jonathan 
     98       1.7  jonathan extern void mips3_SetWIRED __P((int));
     99       1.7  jonathan 
    100      1.14  jonathan extern u_int32_t mips3_cycle_count __P((void));
    101      1.16    castor extern u_int32_t mips3_write_count __P((u_int32_t));
    102      1.14  jonathan extern u_int32_t mips3_read_compare __P((void));
    103      1.14  jonathan extern u_int32_t mips3_read_config __P((void));
    104      1.14  jonathan extern void mips3_write_compare __P((u_int32_t));
    105      1.16    castor extern void mips3_write_xcontext_upper __P((u_int32_t));
    106       1.7  jonathan 
    107       1.1  jonathan /*
    108       1.1  jonathan  *  A vector with an entry for each mips-ISA-level dependent
    109       1.1  jonathan  * locore function, and macros which jump through it.
    110       1.1  jonathan  * XXX the macro names are chosen to be compatible with the old
    111       1.1  jonathan  * Sprite  coding-convention names used in 4.4bsd/pmax.
    112       1.1  jonathan  */
    113       1.1  jonathan typedef struct  {
    114       1.1  jonathan 	void (*flushCache)  __P((void));
    115      1.16    castor 	void (*flushDCache) __P((vaddr_t addr, vsize_t len));
    116      1.16    castor 	void (*flushICache) __P((vaddr_t addr, vsize_t len));
    117       1.1  jonathan 	void (*forceCacheUpdate)  __P((void));
    118       1.1  jonathan 	void (*setTLBpid)  __P((int pid));
    119      1.14  jonathan 	void (*tlbFlush)  __P((int numtlb));
    120      1.15  nisimura 	void (*tlbFlushAddr)  __P((vaddr_t)); /* XXX Really pte highpart ? */
    121       1.5    mhitch 	int (*tlbUpdate)  __P((u_int highreg, u_int lowreg));
    122       1.5    mhitch 	void (*wbflush) __P((void));
    123       1.5    mhitch 	void (*proc_trampoline) __P((void));
    124       1.9    mhitch 	void (*cpu_switch_resume) __P((void));
    125       1.1  jonathan } mips_locore_jumpvec_t;
    126      1.13  jonathan 
    127      1.13  jonathan /* Override writebuffer-drain method. */
    128      1.13  jonathan void mips_set_wbflush __P((void (*) __P((void)) ));
    129       1.1  jonathan 
    130       1.1  jonathan 
    131       1.1  jonathan /*
    132       1.1  jonathan  * The "active" locore-fuction vector, and
    133       1.1  jonathan 
    134       1.1  jonathan  */
    135       1.1  jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
    136       1.1  jonathan extern mips_locore_jumpvec_t r2000_locore_vec;
    137       1.1  jonathan extern mips_locore_jumpvec_t r4000_locore_vec;
    138       1.1  jonathan 
    139      1.11  jonathan #if defined(MIPS3) && !defined (MIPS1)
    140      1.11  jonathan #define MachFlushCache		mips3_FlushCache
    141      1.21      shin #if	defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_4100)
    142      1.21      shin #define MachFlushDCache         mips3_FlushDCache		/* VR4100 */
    143      1.21      shin #elif	defined(MIPS3_L2CACHE_ABSENT) && !defined(MIPS3_L2CACHE_PRESENT)
    144      1.21      shin #define MachFlushDCache		mips52xx_FlushDCache		/* RM5200 */
    145      1.16    castor #elif	!defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_L2CACHE_PRESENT)
    146      1.11  jonathan #define MachFlushDCache		mips3_FlushDCache
    147      1.16    castor #else
    148      1.16    castor #define MachFlushDCache		(*(mips_locore_jumpvec.flushDCache))
    149      1.16    castor #endif
    150      1.11  jonathan #define MachFlushICache		mips3_FlushICache
    151      1.11  jonathan #define MachForceCacheUpdate	mips3_ForceCacheUpdate
    152      1.11  jonathan #define MachSetPID		mips3_SetPID
    153      1.14  jonathan #define MachTLBFlush()		mips3_TLBFlush(mips_num_tlb_entries)
    154      1.11  jonathan #define MachTLBFlushAddr	mips3_TLBFlushAddr
    155      1.11  jonathan #define MachTLBUpdate		mips3_TLBUpdate
    156  1.21.4.1      fvdl #define wbflush()		mips3_wbflush()
    157      1.11  jonathan #define proc_trampoline		mips3_proc_trampoline
    158      1.11  jonathan #endif
    159      1.11  jonathan 
    160      1.11  jonathan #if !defined(MIPS3) && defined (MIPS1)
    161      1.11  jonathan #define MachFlushCache		mips1_FlushCache
    162      1.11  jonathan #define MachFlushDCache		mips1_FlushDCache
    163      1.11  jonathan #define MachFlushICache		mips1_FlushICache
    164      1.11  jonathan #define MachForceCacheUpdate	mips1_ForceCacheUpdate
    165      1.11  jonathan #define MachSetPID		mips1_SetPID
    166      1.14  jonathan #define MachTLBFlush()		mips1_TLBFlush(MIPS1_TLB_NUM_TLB_ENTRIES)
    167      1.11  jonathan #define MachTLBFlushAddr	mips1_TLBFlushAddr
    168      1.11  jonathan #define MachTLBUpdate		mips1_TLBUpdate
    169  1.21.4.1      fvdl #define wbflush()		mips1_wbflush()
    170      1.11  jonathan #define proc_trampoline		mips1_proc_trampoline
    171      1.11  jonathan #endif
    172      1.11  jonathan 
    173      1.11  jonathan 
    174      1.11  jonathan 
    175      1.11  jonathan #if defined(MIPS3) && defined (MIPS1)
    176       1.1  jonathan #define MachFlushCache		(*(mips_locore_jumpvec.flushCache))
    177       1.1  jonathan #define MachFlushDCache		(*(mips_locore_jumpvec.flushDCache))
    178       1.1  jonathan #define MachFlushICache		(*(mips_locore_jumpvec.flushICache))
    179       1.1  jonathan #define MachForceCacheUpdate	(*(mips_locore_jumpvec.forceCacheUpdate))
    180       1.1  jonathan #define MachSetPID		(*(mips_locore_jumpvec.setTLBpid))
    181      1.14  jonathan #define MachTLBFlush()		(*(mips_locore_jumpvec.tlbFlush))(mips_num_tlb_entries)
    182       1.1  jonathan #define MachTLBFlushAddr	(*(mips_locore_jumpvec.tlbFlushAddr))
    183       1.1  jonathan #define MachTLBUpdate		(*(mips_locore_jumpvec.tlbUpdate))
    184  1.21.4.1      fvdl #define wbflush()		(*(mips_locore_jumpvec.wbflush))()
    185       1.5    mhitch #define proc_trampoline		(mips_locore_jumpvec.proc_trampoline)
    186      1.11  jonathan #endif
    187      1.11  jonathan 
    188      1.16    castor /* cpu_switch_resume is called inside locore.S */
    189       1.7  jonathan 
    190       1.7  jonathan /*
    191       1.7  jonathan  * CPU identification, from PRID register.
    192       1.7  jonathan  */
    193       1.7  jonathan union cpuprid {
    194       1.7  jonathan 	int	cpuprid;
    195       1.7  jonathan 	struct {
    196       1.7  jonathan #if BYTE_ORDER == BIG_ENDIAN
    197       1.7  jonathan 		u_int	pad1:16;	/* reserved */
    198       1.7  jonathan 		u_int	cp_imp:8;	/* implementation identifier */
    199       1.7  jonathan 		u_int	cp_majrev:4;	/* major revision identifier */
    200       1.7  jonathan 		u_int	cp_minrev:4;	/* minor revision identifier */
    201       1.7  jonathan #else
    202       1.7  jonathan 		u_int	cp_minrev:4;	/* minor revision identifier */
    203       1.7  jonathan 		u_int	cp_majrev:4;	/* major revision identifier */
    204       1.7  jonathan 		u_int	cp_imp:8;	/* implementation identifier */
    205       1.7  jonathan 		u_int	pad1:16;	/* reserved */
    206       1.7  jonathan #endif
    207       1.7  jonathan 	} cpu;
    208       1.7  jonathan };
    209       1.7  jonathan 
    210       1.6  jonathan 
    211       1.6  jonathan #ifdef _KERNEL
    212       1.6  jonathan 
    213       1.6  jonathan /*
    214       1.6  jonathan  * Global variables used to communicate CPU type, and parameters
    215       1.6  jonathan  * such as cache size, from locore to higher-level code (e.g., pmap).
    216       1.6  jonathan  */
    217       1.8  jonathan extern union	cpuprid cpu_id;
    218       1.8  jonathan extern union	cpuprid fpu_id;
    219       1.8  jonathan extern int	cpu_arch;
    220      1.14  jonathan extern int	mips_num_tlb_entries;
    221      1.14  jonathan extern u_int	mips_L1DCacheSize;
    222      1.14  jonathan extern u_int	mips_L1ICacheSize;
    223      1.14  jonathan extern u_int	mips_L1DCacheLSize;
    224      1.14  jonathan extern u_int	mips_L1ICacheLSize;
    225      1.14  jonathan extern int	mips_L2CachePresent;
    226       1.9    mhitch extern u_int	mips_L2CacheLSize;
    227       1.9    mhitch extern u_int	mips_CacheAliasMask;
    228      1.14  jonathan 
    229      1.14  jonathan #ifdef MIPS3
    230      1.14  jonathan extern int	mips3_L1TwoWayCache;
    231      1.14  jonathan extern int	mips3_cacheflush_bug;
    232      1.14  jonathan #endif /* MIPS3 */
    233      1.19  jonathan 
    234      1.19  jonathan /*
    235      1.20    simonb  * trapframe argument passed to trap()
    236      1.19  jonathan  */
    237      1.19  jonathan struct trapframe {
    238      1.19  jonathan 	mips_reg_t tf_regs[17];
    239      1.19  jonathan 	mips_reg_t tf_ra;
    240      1.19  jonathan 	mips_reg_t tf_sr;
    241      1.19  jonathan 	mips_reg_t tf_mullo;
    242      1.19  jonathan 	mips_reg_t tf_mulhi;
    243      1.19  jonathan 	mips_reg_t tf_epc;		/* may be changed by trap() call */
    244      1.19  jonathan };
    245      1.19  jonathan 
    246      1.19  jonathan /*
    247      1.19  jonathan  * Stack frame for kernel traps. four args passed in registers.
    248      1.19  jonathan  * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
    249      1.19  jonathan  * is used to avoid alignment problems
    250      1.19  jonathan  */
    251      1.19  jonathan 
    252      1.19  jonathan struct kernframe {
    253      1.19  jonathan 	register_t cf_args[4 + 1];
    254      1.19  jonathan 	register_t cf_pad;		/* (for 8 word alignment) */
    255      1.19  jonathan 	register_t cf_sp;
    256      1.19  jonathan 	register_t cf_ra;
    257      1.19  jonathan 	struct trapframe cf_frame;
    258      1.19  jonathan };
    259      1.14  jonathan 
    260       1.6  jonathan #endif
    261       1.1  jonathan 
    262       1.1  jonathan #endif	/* _MIPS_LOCORE_H */
    263