locore.h revision 1.27 1 1.27 nisimura /* $NetBSD: locore.h,v 1.27 2000/03/27 05:23:42 nisimura Exp $ */
2 1.1 jonathan
3 1.1 jonathan /*
4 1.1 jonathan * Copyright 1996 The Board of Trustees of The Leland Stanford
5 1.1 jonathan * Junior University. All Rights Reserved.
6 1.1 jonathan *
7 1.1 jonathan * Permission to use, copy, modify, and distribute this
8 1.1 jonathan * software and its documentation for any purpose and without
9 1.1 jonathan * fee is hereby granted, provided that the above copyright
10 1.1 jonathan * notice appear in all copies. Stanford University
11 1.1 jonathan * makes no representations about the suitability of this
12 1.1 jonathan * software for any purpose. It is provided "as is" without
13 1.1 jonathan * express or implied warranty.
14 1.1 jonathan */
15 1.1 jonathan
16 1.1 jonathan /*
17 1.1 jonathan * Jump table for MIPS cpu locore functions that are implemented
18 1.1 jonathan * differently on different generations, or instruction-level
19 1.1 jonathan * archtecture (ISA) level, the Mips family.
20 1.1 jonathan * The following functions must be provided for each mips ISA level:
21 1.1 jonathan *
22 1.20 simonb *
23 1.1 jonathan * MachFlushCache
24 1.1 jonathan * MachFlushDCache
25 1.1 jonathan * MachFlushICache
26 1.1 jonathan * MachForceCacheUpdate
27 1.1 jonathan * MachSetPID
28 1.1 jonathan * MachTLBFlush
29 1.16 castor * MachTLBFlushAddr
30 1.16 castor * MachTLBUpdate
31 1.5 mhitch * wbflush
32 1.5 mhitch * proc_trampoline()
33 1.9 mhitch * cpu_switch_resume()
34 1.1 jonathan *
35 1.1 jonathan * We currently provide support for:
36 1.1 jonathan *
37 1.1 jonathan * r2000 and r3000 (mips ISA-I)
38 1.1 jonathan * r4000 and r4400 in 32-bit mode (mips ISA-III?)
39 1.1 jonathan */
40 1.1 jonathan
41 1.1 jonathan #ifndef _MIPS_LOCORE_H
42 1.1 jonathan #define _MIPS_LOCORE_H
43 1.2 jonathan
44 1.17 castor #ifndef _LKM
45 1.16 castor #include "opt_mips_cache.h"
46 1.17 castor #endif
47 1.16 castor
48 1.2 jonathan /*
49 1.16 castor * locore service routine for exception vectors. Used outside locore
50 1.2 jonathan * only to print them by name in stack tracebacks
51 1.2 jonathan */
52 1.2 jonathan
53 1.14 jonathan extern u_int32_t mips_read_causereg __P((void));
54 1.14 jonathan extern u_int32_t mips_read_statusreg __P((void));
55 1.24 takemura extern void mips_idle __P((void));
56 1.14 jonathan
57 1.3 jonathan extern void mips1_ConfigCache __P((void));
58 1.3 jonathan extern void mips1_FlushCache __P((void));
59 1.16 castor extern void mips1_FlushDCache __P((vaddr_t addr, vsize_t len));
60 1.16 castor extern void mips1_FlushICache __P((vaddr_t addr, vsize_t len));
61 1.3 jonathan extern void mips1_ForceCacheUpdate __P((void));
62 1.3 jonathan extern void mips1_SetPID __P((int pid));
63 1.27 nisimura
64 1.27 nisimura extern void mips1_TBIA __P((int));
65 1.27 nisimura extern void mips1_TBIAP __P((int));
66 1.27 nisimura extern void mips1_TBIS __P((vaddr_t));
67 1.27 nisimura
68 1.5 mhitch extern int mips1_TLBUpdate __P((u_int, /*pt_entry_t*/ u_int));
69 1.3 jonathan extern void mips1_TLBWriteIndexed __P((u_int index, u_int high,
70 1.1 jonathan u_int low));
71 1.5 mhitch extern void mips1_wbflush __P((void));
72 1.5 mhitch extern void mips1_proc_trampoline __P((void));
73 1.9 mhitch extern void mips1_cpu_switch_resume __P((void));
74 1.1 jonathan
75 1.3 jonathan extern void mips3_ConfigCache __P((void));
76 1.3 jonathan extern void mips3_FlushCache __P((void));
77 1.15 nisimura extern void mips3_FlushDCache __P((vaddr_t addr, vaddr_t len));
78 1.15 nisimura extern void mips3_FlushICache __P((vaddr_t addr, vaddr_t len));
79 1.3 jonathan extern void mips3_ForceCacheUpdate __P((void));
80 1.15 nisimura extern void mips3_HitFlushDCache __P((vaddr_t, int));
81 1.3 jonathan extern void mips3_SetPID __P((int pid));
82 1.14 jonathan extern void mips3_TLBFlush __P((int numtlb));
83 1.3 jonathan extern void mips3_TLBFlushAddr __P( /* XXX Really pte highpart ? */
84 1.15 nisimura (vaddr_t addr));
85 1.5 mhitch extern int mips3_TLBUpdate __P((u_int, /*pt_entry_t*/ u_int));
86 1.14 jonathan struct tlb;
87 1.14 jonathan extern void mips3_TLBRead __P((int, struct tlb *));
88 1.16 castor #if 0
89 1.14 jonathan extern void mips3_TLBWriteIndexedVPS __P((u_int index, struct tlb *tlb));
90 1.3 jonathan extern void mips3_TLBWriteIndexed __P((u_int index, u_int high,
91 1.5 mhitch u_int lo0, u_int lo1));
92 1.16 castor #endif
93 1.5 mhitch extern void mips3_wbflush __P((void));
94 1.5 mhitch extern void mips3_proc_trampoline __P((void));
95 1.9 mhitch extern void mips3_cpu_switch_resume __P((void));
96 1.1 jonathan
97 1.7 jonathan extern void mips3_SetWIRED __P((int));
98 1.7 jonathan
99 1.25 soren extern void mips5200_FlushCache __P((void));
100 1.25 soren extern void mips5200_FlushDCache __P((vaddr_t addr, vaddr_t len));
101 1.25 soren extern void mips5200_HitFlushDCache __P((vaddr_t, int));
102 1.25 soren extern void mips5200_FlushICache __P((vaddr_t addr, vaddr_t len));
103 1.25 soren
104 1.14 jonathan extern u_int32_t mips3_cycle_count __P((void));
105 1.16 castor extern u_int32_t mips3_write_count __P((u_int32_t));
106 1.14 jonathan extern u_int32_t mips3_read_compare __P((void));
107 1.14 jonathan extern u_int32_t mips3_read_config __P((void));
108 1.14 jonathan extern void mips3_write_compare __P((u_int32_t));
109 1.16 castor extern void mips3_write_xcontext_upper __P((u_int32_t));
110 1.25 soren extern void mips3_clearBEV __P((void));
111 1.7 jonathan
112 1.1 jonathan /*
113 1.1 jonathan * A vector with an entry for each mips-ISA-level dependent
114 1.1 jonathan * locore function, and macros which jump through it.
115 1.1 jonathan * XXX the macro names are chosen to be compatible with the old
116 1.1 jonathan * Sprite coding-convention names used in 4.4bsd/pmax.
117 1.1 jonathan */
118 1.1 jonathan typedef struct {
119 1.1 jonathan void (*flushCache) __P((void));
120 1.16 castor void (*flushDCache) __P((vaddr_t addr, vsize_t len));
121 1.16 castor void (*flushICache) __P((vaddr_t addr, vsize_t len));
122 1.1 jonathan void (*forceCacheUpdate) __P((void));
123 1.1 jonathan void (*setTLBpid) __P((int pid));
124 1.14 jonathan void (*tlbFlush) __P((int numtlb));
125 1.15 nisimura void (*tlbFlushAddr) __P((vaddr_t)); /* XXX Really pte highpart ? */
126 1.5 mhitch int (*tlbUpdate) __P((u_int highreg, u_int lowreg));
127 1.5 mhitch void (*wbflush) __P((void));
128 1.5 mhitch void (*proc_trampoline) __P((void));
129 1.9 mhitch void (*cpu_switch_resume) __P((void));
130 1.24 takemura void (*cpu_idle) __P((void));
131 1.1 jonathan } mips_locore_jumpvec_t;
132 1.13 jonathan
133 1.13 jonathan /* Override writebuffer-drain method. */
134 1.13 jonathan void mips_set_wbflush __P((void (*) __P((void)) ));
135 1.1 jonathan
136 1.23 simonb
137 1.23 simonb /* stacktrace() -- print a stack backtrace to the console */
138 1.23 simonb void stacktrace __P((void));
139 1.23 simonb /* logstacktrace() -- log a stack traceback to msgbuf */
140 1.23 simonb void logstacktrace __P((void));
141 1.1 jonathan
142 1.1 jonathan /*
143 1.1 jonathan * The "active" locore-fuction vector, and
144 1.1 jonathan
145 1.1 jonathan */
146 1.1 jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
147 1.1 jonathan extern mips_locore_jumpvec_t r2000_locore_vec;
148 1.1 jonathan extern mips_locore_jumpvec_t r4000_locore_vec;
149 1.1 jonathan
150 1.11 jonathan #if defined(MIPS3) && !defined (MIPS1)
151 1.25 soren #if defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_5200)
152 1.25 soren #define MachFlushCache mips5200_FlushCache
153 1.25 soren #define MachFlushDCache mips5200_FlushDCache
154 1.25 soren #define MachHitFlushDCache mips5200_HitFlushDCache
155 1.25 soren #define MachFlushICache mips5200_FlushICache
156 1.25 soren #else
157 1.11 jonathan #define MachFlushCache mips3_FlushCache
158 1.21 shin #if defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_4100)
159 1.21 shin #define MachFlushDCache mips3_FlushDCache /* VR4100 */
160 1.16 castor #elif !defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_L2CACHE_PRESENT)
161 1.11 jonathan #define MachFlushDCache mips3_FlushDCache
162 1.16 castor #else
163 1.16 castor #define MachFlushDCache (*(mips_locore_jumpvec.flushDCache))
164 1.16 castor #endif
165 1.25 soren #define MachHitFlushDCache mips3_HitFlushDCache
166 1.11 jonathan #define MachFlushICache mips3_FlushICache
167 1.25 soren #endif
168 1.11 jonathan #define MachForceCacheUpdate mips3_ForceCacheUpdate
169 1.11 jonathan #define MachSetPID mips3_SetPID
170 1.14 jonathan #define MachTLBFlush() mips3_TLBFlush(mips_num_tlb_entries)
171 1.11 jonathan #define MachTLBFlushAddr mips3_TLBFlushAddr
172 1.11 jonathan #define MachTLBUpdate mips3_TLBUpdate
173 1.22 nisimura #define wbflush() mips3_wbflush()
174 1.11 jonathan #define proc_trampoline mips3_proc_trampoline
175 1.11 jonathan #endif
176 1.11 jonathan
177 1.11 jonathan #if !defined(MIPS3) && defined (MIPS1)
178 1.11 jonathan #define MachFlushCache mips1_FlushCache
179 1.11 jonathan #define MachFlushDCache mips1_FlushDCache
180 1.11 jonathan #define MachFlushICache mips1_FlushICache
181 1.11 jonathan #define MachForceCacheUpdate mips1_ForceCacheUpdate
182 1.11 jonathan #define MachSetPID mips1_SetPID
183 1.27 nisimura #define MachTLBFlush() mips1_TBIAP(MIPS1_TLB_NUM_TLB_ENTRIES)
184 1.27 nisimura #define MachTLBFlushAddr mips1_TBIS
185 1.11 jonathan #define MachTLBUpdate mips1_TLBUpdate
186 1.22 nisimura #define wbflush() mips1_wbflush()
187 1.11 jonathan #define proc_trampoline mips1_proc_trampoline
188 1.11 jonathan #endif
189 1.11 jonathan
190 1.11 jonathan
191 1.11 jonathan
192 1.11 jonathan #if defined(MIPS3) && defined (MIPS1)
193 1.1 jonathan #define MachFlushCache (*(mips_locore_jumpvec.flushCache))
194 1.1 jonathan #define MachFlushDCache (*(mips_locore_jumpvec.flushDCache))
195 1.1 jonathan #define MachFlushICache (*(mips_locore_jumpvec.flushICache))
196 1.1 jonathan #define MachForceCacheUpdate (*(mips_locore_jumpvec.forceCacheUpdate))
197 1.1 jonathan #define MachSetPID (*(mips_locore_jumpvec.setTLBpid))
198 1.14 jonathan #define MachTLBFlush() (*(mips_locore_jumpvec.tlbFlush))(mips_num_tlb_entries)
199 1.1 jonathan #define MachTLBFlushAddr (*(mips_locore_jumpvec.tlbFlushAddr))
200 1.1 jonathan #define MachTLBUpdate (*(mips_locore_jumpvec.tlbUpdate))
201 1.22 nisimura #define wbflush() (*(mips_locore_jumpvec.wbflush))()
202 1.5 mhitch #define proc_trampoline (mips_locore_jumpvec.proc_trampoline)
203 1.26 soren #define MachHitFlushDCache mips3_HitFlushDCache
204 1.11 jonathan #endif
205 1.11 jonathan
206 1.16 castor /* cpu_switch_resume is called inside locore.S */
207 1.7 jonathan
208 1.7 jonathan /*
209 1.7 jonathan * CPU identification, from PRID register.
210 1.7 jonathan */
211 1.7 jonathan union cpuprid {
212 1.7 jonathan int cpuprid;
213 1.7 jonathan struct {
214 1.7 jonathan #if BYTE_ORDER == BIG_ENDIAN
215 1.7 jonathan u_int pad1:16; /* reserved */
216 1.7 jonathan u_int cp_imp:8; /* implementation identifier */
217 1.7 jonathan u_int cp_majrev:4; /* major revision identifier */
218 1.7 jonathan u_int cp_minrev:4; /* minor revision identifier */
219 1.7 jonathan #else
220 1.7 jonathan u_int cp_minrev:4; /* minor revision identifier */
221 1.7 jonathan u_int cp_majrev:4; /* major revision identifier */
222 1.7 jonathan u_int cp_imp:8; /* implementation identifier */
223 1.7 jonathan u_int pad1:16; /* reserved */
224 1.7 jonathan #endif
225 1.7 jonathan } cpu;
226 1.7 jonathan };
227 1.7 jonathan
228 1.6 jonathan
229 1.6 jonathan #ifdef _KERNEL
230 1.6 jonathan
231 1.6 jonathan /*
232 1.6 jonathan * Global variables used to communicate CPU type, and parameters
233 1.6 jonathan * such as cache size, from locore to higher-level code (e.g., pmap).
234 1.6 jonathan */
235 1.8 jonathan extern union cpuprid cpu_id;
236 1.8 jonathan extern union cpuprid fpu_id;
237 1.8 jonathan extern int cpu_arch;
238 1.14 jonathan extern int mips_num_tlb_entries;
239 1.14 jonathan extern u_int mips_L1DCacheSize;
240 1.14 jonathan extern u_int mips_L1ICacheSize;
241 1.14 jonathan extern u_int mips_L1DCacheLSize;
242 1.14 jonathan extern u_int mips_L1ICacheLSize;
243 1.14 jonathan extern int mips_L2CachePresent;
244 1.9 mhitch extern u_int mips_L2CacheLSize;
245 1.9 mhitch extern u_int mips_CacheAliasMask;
246 1.14 jonathan
247 1.14 jonathan #ifdef MIPS3
248 1.14 jonathan extern int mips3_L1TwoWayCache;
249 1.14 jonathan extern int mips3_cacheflush_bug;
250 1.14 jonathan #endif /* MIPS3 */
251 1.19 jonathan
252 1.19 jonathan /*
253 1.20 simonb * trapframe argument passed to trap()
254 1.19 jonathan */
255 1.19 jonathan struct trapframe {
256 1.19 jonathan mips_reg_t tf_regs[17];
257 1.19 jonathan mips_reg_t tf_ra;
258 1.19 jonathan mips_reg_t tf_sr;
259 1.19 jonathan mips_reg_t tf_mullo;
260 1.19 jonathan mips_reg_t tf_mulhi;
261 1.19 jonathan mips_reg_t tf_epc; /* may be changed by trap() call */
262 1.19 jonathan };
263 1.19 jonathan
264 1.19 jonathan /*
265 1.19 jonathan * Stack frame for kernel traps. four args passed in registers.
266 1.19 jonathan * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
267 1.19 jonathan * is used to avoid alignment problems
268 1.19 jonathan */
269 1.19 jonathan
270 1.19 jonathan struct kernframe {
271 1.19 jonathan register_t cf_args[4 + 1];
272 1.19 jonathan register_t cf_pad; /* (for 8 word alignment) */
273 1.19 jonathan register_t cf_sp;
274 1.19 jonathan register_t cf_ra;
275 1.19 jonathan struct trapframe cf_frame;
276 1.19 jonathan };
277 1.14 jonathan
278 1.6 jonathan #endif
279 1.1 jonathan
280 1.1 jonathan #endif /* _MIPS_LOCORE_H */
281