locore.h revision 1.36.2.2 1 1.36.2.2 soren /* $NetBSD: locore.h,v 1.36.2.2 2000/06/22 05:11:20 soren Exp $ */
2 1.36.2.2 soren
3 1.36.2.2 soren /*
4 1.36.2.2 soren * Copyright 1996 The Board of Trustees of The Leland Stanford
5 1.36.2.2 soren * Junior University. All Rights Reserved.
6 1.36.2.2 soren *
7 1.36.2.2 soren * Permission to use, copy, modify, and distribute this
8 1.36.2.2 soren * software and its documentation for any purpose and without
9 1.36.2.2 soren * fee is hereby granted, provided that the above copyright
10 1.36.2.2 soren * notice appear in all copies. Stanford University
11 1.36.2.2 soren * makes no representations about the suitability of this
12 1.36.2.2 soren * software for any purpose. It is provided "as is" without
13 1.36.2.2 soren * express or implied warranty.
14 1.36.2.2 soren */
15 1.36.2.2 soren
16 1.36.2.2 soren /*
17 1.36.2.2 soren * Jump table for MIPS cpu locore functions that are implemented
18 1.36.2.2 soren * differently on different generations, or instruction-level
19 1.36.2.2 soren * archtecture (ISA) level, the Mips family.
20 1.36.2.2 soren * The following functions must be provided for each mips ISA level:
21 1.36.2.2 soren *
22 1.36.2.2 soren *
23 1.36.2.2 soren * MachFlushCache
24 1.36.2.2 soren * MachFlushDCache
25 1.36.2.2 soren * MachFlushICache
26 1.36.2.2 soren * wbflush
27 1.36.2.2 soren * proc_trampoline()
28 1.36.2.2 soren * cpu_switch_resume()
29 1.36.2.2 soren *
30 1.36.2.2 soren * We currently provide support for MIPS I and MIPS III.
31 1.36.2.2 soren */
32 1.36.2.2 soren
33 1.36.2.2 soren #ifndef _MIPS_LOCORE_H
34 1.36.2.2 soren #define _MIPS_LOCORE_H
35 1.36.2.2 soren
36 1.36.2.2 soren #ifndef _LKM
37 1.36.2.2 soren #include "opt_cputype.h"
38 1.36.2.2 soren #include "opt_mips_cache.h"
39 1.36.2.2 soren #endif
40 1.36.2.2 soren
41 1.36.2.2 soren /*
42 1.36.2.2 soren * locore service routine for exception vectors. Used outside locore
43 1.36.2.2 soren * only to print them by name in stack tracebacks
44 1.36.2.2 soren */
45 1.36.2.2 soren
46 1.36.2.2 soren u_int32_t mips_read_causereg __P((void));
47 1.36.2.2 soren u_int32_t mips_read_statusreg __P((void));
48 1.36.2.2 soren
49 1.36.2.2 soren void mips1_ConfigCache __P((void));
50 1.36.2.2 soren void mips1_FlushCache __P((void));
51 1.36.2.2 soren void mips1_FlushDCache __P((vaddr_t addr, vsize_t len));
52 1.36.2.2 soren void mips1_FlushICache __P((vaddr_t addr, vsize_t len));
53 1.36.2.2 soren
54 1.36.2.2 soren void mips1_SetPID __P((int pid));
55 1.36.2.2 soren void mips1_TBIA __P((int));
56 1.36.2.2 soren void mips1_TBIAP __P((int));
57 1.36.2.2 soren void mips1_TBIS __P((vaddr_t));
58 1.36.2.2 soren void mips1_TBRPL __P((vaddr_t, vaddr_t, paddr_t));
59 1.36.2.2 soren int mips1_TLBUpdate __P((u_int, u_int));
60 1.36.2.2 soren
61 1.36.2.2 soren void mips1_wbflush __P((void));
62 1.36.2.2 soren void mips1_proc_trampoline __P((void));
63 1.36.2.2 soren void mips1_cpu_switch_resume __P((void));
64 1.36.2.2 soren
65 1.36.2.2 soren void mips3_ConfigCache __P((void));
66 1.36.2.2 soren void mips3_FlushCache __P((void));
67 1.36.2.2 soren void mips3_FlushDCache __P((vaddr_t addr, vaddr_t len));
68 1.36.2.2 soren void mips3_FlushICache __P((vaddr_t addr, vaddr_t len));
69 1.36.2.2 soren void mips3_HitFlushDCache __P((vaddr_t, int));
70 1.36.2.2 soren
71 1.36.2.2 soren void mips3_SetPID __P((int pid));
72 1.36.2.2 soren void mips3_TBIA __P((int));
73 1.36.2.2 soren void mips3_TBIAP __P((int));
74 1.36.2.2 soren void mips3_TBIS __P((vaddr_t));
75 1.36.2.2 soren void mips3_TBRPL __P((vaddr_t, vaddr_t, unsigned int));
76 1.36.2.2 soren int mips3_TLBUpdate __P((u_int, u_int));
77 1.36.2.2 soren struct tlb;
78 1.36.2.2 soren void mips3_TLBRead __P((int, struct tlb *));
79 1.36.2.2 soren void mips3_SetWIRED __P((int));
80 1.36.2.2 soren void mips3_wbflush __P((void));
81 1.36.2.2 soren void mips3_proc_trampoline __P((void));
82 1.36.2.2 soren void mips3_cpu_switch_resume __P((void));
83 1.36.2.2 soren
84 1.36.2.2 soren void mips3_FlushCache_2way __P((void));
85 1.36.2.2 soren void mips3_FlushDCache_2way __P((vaddr_t addr, vaddr_t len));
86 1.36.2.2 soren void mips3_HitFlushDCache_2way __P((vaddr_t, int));
87 1.36.2.2 soren void mips3_FlushICache_2way __P((vaddr_t addr, vaddr_t len));
88 1.36.2.2 soren
89 1.36.2.2 soren u_int32_t mips3_read_config __P((void));
90 1.36.2.2 soren u_int32_t mips3_cycle_count __P((void));
91 1.36.2.2 soren u_int32_t mips3_write_count __P((u_int32_t));
92 1.36.2.2 soren u_int32_t mips3_read_compare __P((void));
93 1.36.2.2 soren void mips3_write_config __P((u_int32_t));
94 1.36.2.2 soren void mips3_write_compare __P((u_int32_t));
95 1.36.2.2 soren void mips3_write_xcontext_upper __P((u_int32_t));
96 1.36.2.2 soren void mips3_clearBEV __P((void));
97 1.36.2.2 soren
98 1.36.2.2 soren /*
99 1.36.2.2 soren * A vector with an entry for each mips-ISA-level dependent
100 1.36.2.2 soren * locore function, and macros which jump through it.
101 1.36.2.2 soren * XXX the macro names are chosen to be compatible with the old
102 1.36.2.2 soren * Sprite coding-convention names used in 4.4bsd/pmax.
103 1.36.2.2 soren */
104 1.36.2.2 soren typedef struct {
105 1.36.2.2 soren void (*flushCache) __P((void));
106 1.36.2.2 soren void (*flushDCache) __P((vaddr_t addr, vsize_t len));
107 1.36.2.2 soren void (*flushICache) __P((vaddr_t addr, vsize_t len));
108 1.36.2.2 soren void (*setTLBpid) __P((int pid));
109 1.36.2.2 soren void (*TBIAP) __P((int));
110 1.36.2.2 soren void (*TBIS) __P((vaddr_t));
111 1.36.2.2 soren void (*TBRPL) __P((vaddr_t, vaddr_t, unsigned int));
112 1.36.2.2 soren int (*tlbUpdate) __P((u_int highreg, u_int lowreg));
113 1.36.2.2 soren void (*wbflush) __P((void));
114 1.36.2.2 soren } mips_locore_jumpvec_t;
115 1.36.2.2 soren
116 1.36.2.2 soren /* Override writebuffer-drain method. */
117 1.36.2.2 soren void mips_set_wbflush __P((void (*) __P((void)) ));
118 1.36.2.2 soren
119 1.36.2.2 soren
120 1.36.2.2 soren /* stacktrace() -- print a stack backtrace to the console */
121 1.36.2.2 soren void stacktrace __P((void));
122 1.36.2.2 soren /* logstacktrace() -- log a stack traceback to msgbuf */
123 1.36.2.2 soren void logstacktrace __P((void));
124 1.36.2.2 soren
125 1.36.2.2 soren /*
126 1.36.2.2 soren * The "active" locore-fuction vector, and
127 1.36.2.2 soren
128 1.36.2.2 soren */
129 1.36.2.2 soren extern mips_locore_jumpvec_t mips_locore_jumpvec;
130 1.36.2.2 soren extern mips_locore_jumpvec_t r2000_locore_vec;
131 1.36.2.2 soren extern mips_locore_jumpvec_t r4000_locore_vec;
132 1.36.2.2 soren extern long *mips_locoresw[];
133 1.36.2.2 soren
134 1.36.2.2 soren #if defined(MIPS3) && !defined (MIPS1)
135 1.36.2.2 soren #if defined(MIPS3_5200)
136 1.36.2.2 soren #define MachFlushCache mips3_FlushCache_2way
137 1.36.2.2 soren #define MachFlushDCache mips3_FlushDCache_2way
138 1.36.2.2 soren #define MachHitFlushDCache mips3_HitFlushDCache_2way
139 1.36.2.2 soren #define MachFlushICache mips3_FlushICache_2way
140 1.36.2.2 soren #else
141 1.36.2.2 soren #define MachFlushCache mips3_FlushCache
142 1.36.2.2 soren #if defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_4100)
143 1.36.2.2 soren #define MachFlushDCache mips3_FlushDCache /* VR4100 */
144 1.36.2.2 soren #elif !defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_L2CACHE_PRESENT)
145 1.36.2.2 soren #define MachFlushDCache mips3_FlushDCache
146 1.36.2.2 soren #else
147 1.36.2.2 soren #define MachFlushDCache (*(mips_locore_jumpvec.flushDCache))
148 1.36.2.2 soren #endif
149 1.36.2.2 soren #define MachHitFlushDCache mips3_HitFlushDCache
150 1.36.2.2 soren #define MachFlushICache mips3_FlushICache
151 1.36.2.2 soren #endif
152 1.36.2.2 soren #define MachSetPID mips3_SetPID
153 1.36.2.2 soren #define MIPS_TBIAP() mips3_TBIAP(mips_num_tlb_entries)
154 1.36.2.2 soren #define MIPS_TBIS mips3_TBIS
155 1.36.2.2 soren #define MIPS_TBRPL mips3_TBRPL
156 1.36.2.2 soren #define MachTLBUpdate mips3_TLBUpdate
157 1.36.2.2 soren #define wbflush() mips3_wbflush()
158 1.36.2.2 soren #define proc_trampoline mips3_proc_trampoline
159 1.36.2.2 soren #endif
160 1.36.2.2 soren
161 1.36.2.2 soren #if !defined(MIPS3) && defined (MIPS1)
162 1.36.2.2 soren #define MachFlushCache mips1_FlushCache
163 1.36.2.2 soren #define MachFlushDCache mips1_FlushDCache
164 1.36.2.2 soren #define MachFlushICache mips1_FlushICache
165 1.36.2.2 soren #define MachSetPID mips1_SetPID
166 1.36.2.2 soren #define MIPS_TBIAP() mips1_TBIAP(mips_num_tlb_entries)
167 1.36.2.2 soren #define MIPS_TBIS mips1_TBIS
168 1.36.2.2 soren #define MIPS_TBRPL mips1_TBRPL
169 1.36.2.2 soren #define MachTLBUpdate mips1_TLBUpdate
170 1.36.2.2 soren #define wbflush() mips1_wbflush()
171 1.36.2.2 soren #define proc_trampoline mips1_proc_trampoline
172 1.36.2.2 soren #endif
173 1.36.2.2 soren
174 1.36.2.2 soren
175 1.36.2.2 soren
176 1.36.2.2 soren #if defined(MIPS3) && defined (MIPS1)
177 1.36.2.2 soren #define MachFlushCache (*(mips_locore_jumpvec.flushCache))
178 1.36.2.2 soren #define MachFlushDCache (*(mips_locore_jumpvec.flushDCache))
179 1.36.2.2 soren #define MachFlushICache (*(mips_locore_jumpvec.flushICache))
180 1.36.2.2 soren #define MachSetPID (*(mips_locore_jumpvec.setTLBpid))
181 1.36.2.2 soren #define MIPS_TBIAP() (*(mips_locore_jumpvec.TBIAP))(mips_num_tlb_entries)
182 1.36.2.2 soren #define MIPS_TBIS (*(mips_locore_jumpvec.TBIS))
183 1.36.2.2 soren #define MIPS_TBRPL (*(mips_locore_jumpvec.TBRPL))
184 1.36.2.2 soren #define MachTLBUpdate (*(mips_locore_jumpvec.tlbUpdate))
185 1.36.2.2 soren #define MachHitFlushDCache mips3_HitFlushDCache
186 1.36.2.2 soren #define wbflush() (*(mips_locore_jumpvec.wbflush))()
187 1.36.2.2 soren #define proc_trampoline (mips_locoresw[1])
188 1.36.2.2 soren #endif
189 1.36.2.2 soren
190 1.36.2.2 soren #define CPU_IDLE (mips_locoresw[2])
191 1.36.2.2 soren
192 1.36.2.2 soren /* cpu_switch_resume is called inside locore.S */
193 1.36.2.2 soren
194 1.36.2.2 soren /*
195 1.36.2.2 soren * CPU identification, from PRID register.
196 1.36.2.2 soren */
197 1.36.2.2 soren union cpuprid {
198 1.36.2.2 soren int cpuprid;
199 1.36.2.2 soren struct {
200 1.36.2.2 soren #if BYTE_ORDER == BIG_ENDIAN
201 1.36.2.2 soren u_int pad1:16; /* reserved */
202 1.36.2.2 soren u_int cp_imp:8; /* implementation identifier */
203 1.36.2.2 soren u_int cp_majrev:4; /* major revision identifier */
204 1.36.2.2 soren u_int cp_minrev:4; /* minor revision identifier */
205 1.36.2.2 soren #else
206 1.36.2.2 soren u_int cp_minrev:4; /* minor revision identifier */
207 1.36.2.2 soren u_int cp_majrev:4; /* major revision identifier */
208 1.36.2.2 soren u_int cp_imp:8; /* implementation identifier */
209 1.36.2.2 soren u_int pad1:16; /* reserved */
210 1.36.2.2 soren #endif
211 1.36.2.2 soren } cpu;
212 1.36.2.2 soren };
213 1.36.2.2 soren
214 1.36.2.2 soren
215 1.36.2.2 soren #ifdef _KERNEL
216 1.36.2.2 soren
217 1.36.2.2 soren /*
218 1.36.2.2 soren * Global variables used to communicate CPU type, and parameters
219 1.36.2.2 soren * such as cache size, from locore to higher-level code (e.g., pmap).
220 1.36.2.2 soren */
221 1.36.2.2 soren extern union cpuprid cpu_id;
222 1.36.2.2 soren extern union cpuprid fpu_id;
223 1.36.2.2 soren extern int cpu_arch;
224 1.36.2.2 soren extern int mips_num_tlb_entries;
225 1.36.2.2 soren extern u_int mips_L1DCacheSize;
226 1.36.2.2 soren extern u_int mips_L1ICacheSize;
227 1.36.2.2 soren extern u_int mips_L1DCacheLSize;
228 1.36.2.2 soren extern u_int mips_L1ICacheLSize;
229 1.36.2.2 soren extern int mips_L2CachePresent;
230 1.36.2.2 soren extern u_int mips_L2CacheLSize;
231 1.36.2.2 soren extern u_int mips_CacheAliasMask;
232 1.36.2.2 soren
233 1.36.2.2 soren #ifdef MIPS3
234 1.36.2.2 soren extern int mips3_L1TwoWayCache;
235 1.36.2.2 soren extern int mips3_cacheflush_bug;
236 1.36.2.2 soren #endif /* MIPS3 */
237 1.36.2.2 soren
238 1.36.2.2 soren /*
239 1.36.2.2 soren * trapframe argument passed to trap()
240 1.36.2.2 soren */
241 1.36.2.2 soren struct trapframe {
242 1.36.2.2 soren mips_reg_t tf_regs[17];
243 1.36.2.2 soren mips_reg_t tf_ra;
244 1.36.2.2 soren mips_reg_t tf_sr;
245 1.36.2.2 soren mips_reg_t tf_mullo;
246 1.36.2.2 soren mips_reg_t tf_mulhi;
247 1.36.2.2 soren mips_reg_t tf_epc; /* may be changed by trap() call */
248 1.36.2.2 soren };
249 1.36.2.2 soren
250 1.36.2.2 soren /*
251 1.36.2.2 soren * Stack frame for kernel traps. four args passed in registers.
252 1.36.2.2 soren * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
253 1.36.2.2 soren * is used to avoid alignment problems
254 1.36.2.2 soren */
255 1.36.2.2 soren
256 1.36.2.2 soren struct kernframe {
257 1.36.2.2 soren register_t cf_args[4 + 1];
258 1.36.2.2 soren register_t cf_pad; /* (for 8 word alignment) */
259 1.36.2.2 soren register_t cf_sp;
260 1.36.2.2 soren register_t cf_ra;
261 1.36.2.2 soren struct trapframe cf_frame;
262 1.36.2.2 soren };
263 1.36.2.2 soren
264 1.36.2.2 soren #endif
265 1.36.2.2 soren
266 1.36.2.2 soren #endif /* _MIPS_LOCORE_H */
267