locore.h revision 1.37 1 1.37 nisimura /* $NetBSD: locore.h,v 1.37 2000/06/26 02:55:45 nisimura Exp $ */
2 1.1 jonathan
3 1.1 jonathan /*
4 1.1 jonathan * Copyright 1996 The Board of Trustees of The Leland Stanford
5 1.1 jonathan * Junior University. All Rights Reserved.
6 1.1 jonathan *
7 1.1 jonathan * Permission to use, copy, modify, and distribute this
8 1.1 jonathan * software and its documentation for any purpose and without
9 1.1 jonathan * fee is hereby granted, provided that the above copyright
10 1.1 jonathan * notice appear in all copies. Stanford University
11 1.1 jonathan * makes no representations about the suitability of this
12 1.1 jonathan * software for any purpose. It is provided "as is" without
13 1.1 jonathan * express or implied warranty.
14 1.1 jonathan */
15 1.1 jonathan
16 1.1 jonathan /*
17 1.1 jonathan * Jump table for MIPS cpu locore functions that are implemented
18 1.1 jonathan * differently on different generations, or instruction-level
19 1.1 jonathan * archtecture (ISA) level, the Mips family.
20 1.1 jonathan * The following functions must be provided for each mips ISA level:
21 1.1 jonathan *
22 1.20 simonb *
23 1.1 jonathan * MachFlushCache
24 1.1 jonathan * MachFlushDCache
25 1.1 jonathan * MachFlushICache
26 1.5 mhitch * wbflush
27 1.5 mhitch * proc_trampoline()
28 1.9 mhitch * cpu_switch_resume()
29 1.1 jonathan *
30 1.33 soren * We currently provide support for MIPS I and MIPS III.
31 1.1 jonathan */
32 1.1 jonathan
33 1.1 jonathan #ifndef _MIPS_LOCORE_H
34 1.1 jonathan #define _MIPS_LOCORE_H
35 1.2 jonathan
36 1.17 castor #ifndef _LKM
37 1.32 soren #include "opt_cputype.h"
38 1.16 castor #include "opt_mips_cache.h"
39 1.17 castor #endif
40 1.16 castor
41 1.2 jonathan /*
42 1.16 castor * locore service routine for exception vectors. Used outside locore
43 1.2 jonathan * only to print them by name in stack tracebacks
44 1.2 jonathan */
45 1.2 jonathan
46 1.29 simonb u_int32_t mips_read_causereg __P((void));
47 1.29 simonb u_int32_t mips_read_statusreg __P((void));
48 1.29 simonb
49 1.29 simonb void mips1_ConfigCache __P((void));
50 1.29 simonb void mips1_FlushCache __P((void));
51 1.29 simonb void mips1_FlushDCache __P((vaddr_t addr, vsize_t len));
52 1.29 simonb void mips1_FlushICache __P((vaddr_t addr, vsize_t len));
53 1.30 nisimura
54 1.29 simonb void mips1_SetPID __P((int pid));
55 1.29 simonb void mips1_TBIA __P((int));
56 1.29 simonb void mips1_TBIAP __P((int));
57 1.29 simonb void mips1_TBIS __P((vaddr_t));
58 1.34 soren int mips1_TLBUpdate __P((u_int, u_int));
59 1.29 simonb
60 1.29 simonb void mips1_wbflush __P((void));
61 1.29 simonb void mips1_proc_trampoline __P((void));
62 1.29 simonb void mips1_cpu_switch_resume __P((void));
63 1.29 simonb
64 1.29 simonb void mips3_ConfigCache __P((void));
65 1.29 simonb void mips3_FlushCache __P((void));
66 1.29 simonb void mips3_FlushDCache __P((vaddr_t addr, vaddr_t len));
67 1.29 simonb void mips3_FlushICache __P((vaddr_t addr, vaddr_t len));
68 1.29 simonb void mips3_HitFlushDCache __P((vaddr_t, int));
69 1.30 nisimura
70 1.29 simonb void mips3_SetPID __P((int pid));
71 1.30 nisimura void mips3_TBIA __P((int));
72 1.30 nisimura void mips3_TBIAP __P((int));
73 1.30 nisimura void mips3_TBIS __P((vaddr_t));
74 1.34 soren int mips3_TLBUpdate __P((u_int, u_int));
75 1.14 jonathan struct tlb;
76 1.29 simonb void mips3_TLBRead __P((int, struct tlb *));
77 1.30 nisimura void mips3_SetWIRED __P((int));
78 1.29 simonb void mips3_wbflush __P((void));
79 1.29 simonb void mips3_proc_trampoline __P((void));
80 1.29 simonb void mips3_cpu_switch_resume __P((void));
81 1.29 simonb
82 1.34 soren void mips3_FlushCache_2way __P((void));
83 1.34 soren void mips3_FlushDCache_2way __P((vaddr_t addr, vaddr_t len));
84 1.34 soren void mips3_HitFlushDCache_2way __P((vaddr_t, int));
85 1.34 soren void mips3_FlushICache_2way __P((vaddr_t addr, vaddr_t len));
86 1.29 simonb
87 1.35 soren u_int32_t mips3_read_config __P((void));
88 1.29 simonb u_int32_t mips3_cycle_count __P((void));
89 1.29 simonb u_int32_t mips3_write_count __P((u_int32_t));
90 1.29 simonb u_int32_t mips3_read_compare __P((void));
91 1.35 soren void mips3_write_config __P((u_int32_t));
92 1.29 simonb void mips3_write_compare __P((u_int32_t));
93 1.29 simonb void mips3_write_xcontext_upper __P((u_int32_t));
94 1.29 simonb void mips3_clearBEV __P((void));
95 1.7 jonathan
96 1.1 jonathan /*
97 1.1 jonathan * A vector with an entry for each mips-ISA-level dependent
98 1.1 jonathan * locore function, and macros which jump through it.
99 1.1 jonathan * XXX the macro names are chosen to be compatible with the old
100 1.1 jonathan * Sprite coding-convention names used in 4.4bsd/pmax.
101 1.1 jonathan */
102 1.1 jonathan typedef struct {
103 1.1 jonathan void (*flushCache) __P((void));
104 1.16 castor void (*flushDCache) __P((vaddr_t addr, vsize_t len));
105 1.16 castor void (*flushICache) __P((vaddr_t addr, vsize_t len));
106 1.1 jonathan void (*setTLBpid) __P((int pid));
107 1.31 nisimura void (*TBIAP) __P((int));
108 1.31 nisimura void (*TBIS) __P((vaddr_t));
109 1.31 nisimura int (*tlbUpdate) __P((u_int highreg, u_int lowreg));
110 1.5 mhitch void (*wbflush) __P((void));
111 1.1 jonathan } mips_locore_jumpvec_t;
112 1.13 jonathan
113 1.13 jonathan /* Override writebuffer-drain method. */
114 1.13 jonathan void mips_set_wbflush __P((void (*) __P((void)) ));
115 1.1 jonathan
116 1.23 simonb
117 1.23 simonb /* stacktrace() -- print a stack backtrace to the console */
118 1.23 simonb void stacktrace __P((void));
119 1.23 simonb /* logstacktrace() -- log a stack traceback to msgbuf */
120 1.23 simonb void logstacktrace __P((void));
121 1.1 jonathan
122 1.1 jonathan /*
123 1.1 jonathan * The "active" locore-fuction vector, and
124 1.1 jonathan
125 1.1 jonathan */
126 1.1 jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
127 1.1 jonathan extern mips_locore_jumpvec_t r2000_locore_vec;
128 1.1 jonathan extern mips_locore_jumpvec_t r4000_locore_vec;
129 1.31 nisimura extern long *mips_locoresw[];
130 1.1 jonathan
131 1.11 jonathan #if defined(MIPS3) && !defined (MIPS1)
132 1.34 soren #if defined(MIPS3_5200)
133 1.34 soren #define MachFlushCache mips3_FlushCache_2way
134 1.34 soren #define MachFlushDCache mips3_FlushDCache_2way
135 1.34 soren #define MachHitFlushDCache mips3_HitFlushDCache_2way
136 1.34 soren #define MachFlushICache mips3_FlushICache_2way
137 1.25 soren #else
138 1.11 jonathan #define MachFlushCache mips3_FlushCache
139 1.21 shin #if defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_4100)
140 1.21 shin #define MachFlushDCache mips3_FlushDCache /* VR4100 */
141 1.16 castor #elif !defined(MIPS3_L2CACHE_ABSENT) && defined(MIPS3_L2CACHE_PRESENT)
142 1.11 jonathan #define MachFlushDCache mips3_FlushDCache
143 1.16 castor #else
144 1.16 castor #define MachFlushDCache (*(mips_locore_jumpvec.flushDCache))
145 1.16 castor #endif
146 1.25 soren #define MachHitFlushDCache mips3_HitFlushDCache
147 1.11 jonathan #define MachFlushICache mips3_FlushICache
148 1.25 soren #endif
149 1.11 jonathan #define MachSetPID mips3_SetPID
150 1.30 nisimura #define MIPS_TBIAP() mips3_TBIAP(mips_num_tlb_entries)
151 1.30 nisimura #define MIPS_TBIS mips3_TBIS
152 1.11 jonathan #define MachTLBUpdate mips3_TLBUpdate
153 1.22 nisimura #define wbflush() mips3_wbflush()
154 1.11 jonathan #define proc_trampoline mips3_proc_trampoline
155 1.11 jonathan #endif
156 1.11 jonathan
157 1.11 jonathan #if !defined(MIPS3) && defined (MIPS1)
158 1.11 jonathan #define MachFlushCache mips1_FlushCache
159 1.11 jonathan #define MachFlushDCache mips1_FlushDCache
160 1.11 jonathan #define MachFlushICache mips1_FlushICache
161 1.11 jonathan #define MachSetPID mips1_SetPID
162 1.30 nisimura #define MIPS_TBIAP() mips1_TBIAP(mips_num_tlb_entries)
163 1.30 nisimura #define MIPS_TBIS mips1_TBIS
164 1.11 jonathan #define MachTLBUpdate mips1_TLBUpdate
165 1.22 nisimura #define wbflush() mips1_wbflush()
166 1.11 jonathan #define proc_trampoline mips1_proc_trampoline
167 1.11 jonathan #endif
168 1.11 jonathan
169 1.11 jonathan
170 1.11 jonathan
171 1.11 jonathan #if defined(MIPS3) && defined (MIPS1)
172 1.1 jonathan #define MachFlushCache (*(mips_locore_jumpvec.flushCache))
173 1.1 jonathan #define MachFlushDCache (*(mips_locore_jumpvec.flushDCache))
174 1.1 jonathan #define MachFlushICache (*(mips_locore_jumpvec.flushICache))
175 1.1 jonathan #define MachSetPID (*(mips_locore_jumpvec.setTLBpid))
176 1.31 nisimura #define MIPS_TBIAP() (*(mips_locore_jumpvec.TBIAP))(mips_num_tlb_entries)
177 1.31 nisimura #define MIPS_TBIS (*(mips_locore_jumpvec.TBIS))
178 1.1 jonathan #define MachTLBUpdate (*(mips_locore_jumpvec.tlbUpdate))
179 1.31 nisimura #define MachHitFlushDCache mips3_HitFlushDCache
180 1.22 nisimura #define wbflush() (*(mips_locore_jumpvec.wbflush))()
181 1.31 nisimura #define proc_trampoline (mips_locoresw[1])
182 1.11 jonathan #endif
183 1.31 nisimura
184 1.31 nisimura #define CPU_IDLE (mips_locoresw[2])
185 1.11 jonathan
186 1.16 castor /* cpu_switch_resume is called inside locore.S */
187 1.7 jonathan
188 1.7 jonathan /*
189 1.7 jonathan * CPU identification, from PRID register.
190 1.7 jonathan */
191 1.7 jonathan union cpuprid {
192 1.7 jonathan int cpuprid;
193 1.7 jonathan struct {
194 1.7 jonathan #if BYTE_ORDER == BIG_ENDIAN
195 1.7 jonathan u_int pad1:16; /* reserved */
196 1.7 jonathan u_int cp_imp:8; /* implementation identifier */
197 1.7 jonathan u_int cp_majrev:4; /* major revision identifier */
198 1.7 jonathan u_int cp_minrev:4; /* minor revision identifier */
199 1.7 jonathan #else
200 1.7 jonathan u_int cp_minrev:4; /* minor revision identifier */
201 1.7 jonathan u_int cp_majrev:4; /* major revision identifier */
202 1.7 jonathan u_int cp_imp:8; /* implementation identifier */
203 1.7 jonathan u_int pad1:16; /* reserved */
204 1.7 jonathan #endif
205 1.7 jonathan } cpu;
206 1.7 jonathan };
207 1.7 jonathan
208 1.6 jonathan
209 1.6 jonathan #ifdef _KERNEL
210 1.6 jonathan
211 1.6 jonathan /*
212 1.6 jonathan * Global variables used to communicate CPU type, and parameters
213 1.6 jonathan * such as cache size, from locore to higher-level code (e.g., pmap).
214 1.6 jonathan */
215 1.8 jonathan extern union cpuprid cpu_id;
216 1.8 jonathan extern union cpuprid fpu_id;
217 1.8 jonathan extern int cpu_arch;
218 1.14 jonathan extern int mips_num_tlb_entries;
219 1.14 jonathan extern u_int mips_L1DCacheSize;
220 1.14 jonathan extern u_int mips_L1ICacheSize;
221 1.14 jonathan extern u_int mips_L1DCacheLSize;
222 1.14 jonathan extern u_int mips_L1ICacheLSize;
223 1.14 jonathan extern int mips_L2CachePresent;
224 1.9 mhitch extern u_int mips_L2CacheLSize;
225 1.9 mhitch extern u_int mips_CacheAliasMask;
226 1.14 jonathan
227 1.14 jonathan #ifdef MIPS3
228 1.14 jonathan extern int mips3_L1TwoWayCache;
229 1.14 jonathan extern int mips3_cacheflush_bug;
230 1.14 jonathan #endif /* MIPS3 */
231 1.19 jonathan
232 1.19 jonathan /*
233 1.20 simonb * trapframe argument passed to trap()
234 1.19 jonathan */
235 1.19 jonathan struct trapframe {
236 1.19 jonathan mips_reg_t tf_regs[17];
237 1.19 jonathan mips_reg_t tf_ra;
238 1.19 jonathan mips_reg_t tf_sr;
239 1.19 jonathan mips_reg_t tf_mullo;
240 1.19 jonathan mips_reg_t tf_mulhi;
241 1.19 jonathan mips_reg_t tf_epc; /* may be changed by trap() call */
242 1.19 jonathan };
243 1.19 jonathan
244 1.19 jonathan /*
245 1.19 jonathan * Stack frame for kernel traps. four args passed in registers.
246 1.19 jonathan * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
247 1.19 jonathan * is used to avoid alignment problems
248 1.19 jonathan */
249 1.19 jonathan
250 1.19 jonathan struct kernframe {
251 1.19 jonathan register_t cf_args[4 + 1];
252 1.19 jonathan register_t cf_pad; /* (for 8 word alignment) */
253 1.19 jonathan register_t cf_sp;
254 1.19 jonathan register_t cf_ra;
255 1.19 jonathan struct trapframe cf_frame;
256 1.19 jonathan };
257 1.14 jonathan
258 1.6 jonathan #endif
259 1.1 jonathan
260 1.1 jonathan #endif /* _MIPS_LOCORE_H */
261