locore.h revision 1.62 1 1.62 simonb /* $NetBSD: locore.h,v 1.62 2002/06/01 13:45:45 simonb Exp $ */
2 1.1 jonathan
3 1.1 jonathan /*
4 1.1 jonathan * Copyright 1996 The Board of Trustees of The Leland Stanford
5 1.1 jonathan * Junior University. All Rights Reserved.
6 1.1 jonathan *
7 1.1 jonathan * Permission to use, copy, modify, and distribute this
8 1.1 jonathan * software and its documentation for any purpose and without
9 1.1 jonathan * fee is hereby granted, provided that the above copyright
10 1.1 jonathan * notice appear in all copies. Stanford University
11 1.1 jonathan * makes no representations about the suitability of this
12 1.1 jonathan * software for any purpose. It is provided "as is" without
13 1.1 jonathan * express or implied warranty.
14 1.1 jonathan */
15 1.1 jonathan
16 1.1 jonathan /*
17 1.1 jonathan * Jump table for MIPS cpu locore functions that are implemented
18 1.1 jonathan * differently on different generations, or instruction-level
19 1.1 jonathan * archtecture (ISA) level, the Mips family.
20 1.1 jonathan *
21 1.33 soren * We currently provide support for MIPS I and MIPS III.
22 1.1 jonathan */
23 1.1 jonathan
24 1.1 jonathan #ifndef _MIPS_LOCORE_H
25 1.1 jonathan #define _MIPS_LOCORE_H
26 1.2 jonathan
27 1.17 castor #ifndef _LKM
28 1.32 soren #include "opt_cputype.h"
29 1.16 castor #include "opt_mips_cache.h"
30 1.17 castor #endif
31 1.16 castor
32 1.59 simonb #include <mips/cpuregs.h>
33 1.59 simonb
34 1.38 cgd struct tlb;
35 1.38 cgd
36 1.59 simonb uint32_t mips_cp0_cause_read(void);
37 1.59 simonb void mips_cp0_cause_write(uint32_t);
38 1.59 simonb uint32_t mips_cp0_status_read(void);
39 1.59 simonb void mips_cp0_status_write(uint32_t);
40 1.29 simonb
41 1.59 simonb #ifdef MIPS1
42 1.54 simonb void mips1_SetPID(int);
43 1.38 cgd void mips1_TBIA(int);
44 1.38 cgd void mips1_TBIAP(int);
45 1.38 cgd void mips1_TBIS(vaddr_t);
46 1.38 cgd int mips1_TLBUpdate(u_int, u_int);
47 1.38 cgd void mips1_wbflush(void);
48 1.38 cgd void mips1_proc_trampoline(void);
49 1.38 cgd void mips1_cpu_switch_resume(void);
50 1.38 cgd
51 1.58 thorpej uint32_t tx3900_cp0_config_read(void);
52 1.59 simonb #endif
53 1.38 cgd
54 1.59 simonb #if defined(MIPS3) || defined(MIPS4)
55 1.54 simonb void mips3_SetPID(int);
56 1.38 cgd void mips3_TBIA(int);
57 1.38 cgd void mips3_TBIAP(int);
58 1.38 cgd void mips3_TBIS(vaddr_t);
59 1.38 cgd int mips3_TLBUpdate(u_int, u_int);
60 1.38 cgd void mips3_TLBRead(int, struct tlb *);
61 1.38 cgd void mips3_wbflush(void);
62 1.38 cgd void mips3_proc_trampoline(void);
63 1.38 cgd void mips3_cpu_switch_resume(void);
64 1.38 cgd
65 1.59 simonb #ifdef MIPS3_5900
66 1.59 simonb void mips5900_SetPID(int);
67 1.59 simonb void mips5900_TBIA(int);
68 1.59 simonb void mips5900_TBIAP(int);
69 1.59 simonb void mips5900_TBIS(vaddr_t);
70 1.59 simonb int mips5900_TLBUpdate(u_int, u_int);
71 1.59 simonb void mips5900_TLBRead(int, struct tlb *);
72 1.59 simonb void mips5900_wbflush(void);
73 1.59 simonb void mips5900_proc_trampoline(void);
74 1.59 simonb void mips5900_cpu_switch_resume(void);
75 1.59 simonb #endif
76 1.59 simonb #endif
77 1.49 cgd
78 1.59 simonb #ifdef MIPS32
79 1.59 simonb void mips32_SetPID(int);
80 1.59 simonb void mips32_TBIA(int);
81 1.59 simonb void mips32_TBIAP(int);
82 1.59 simonb void mips32_TBIS(vaddr_t);
83 1.59 simonb int mips32_TLBUpdate(u_int, u_int);
84 1.59 simonb void mips32_TLBRead(int, struct tlb *);
85 1.59 simonb void mips32_wbflush(void);
86 1.59 simonb void mips32_proc_trampoline(void);
87 1.59 simonb void mips32_cpu_switch_resume(void);
88 1.59 simonb #endif
89 1.59 simonb
90 1.59 simonb #ifdef MIPS64
91 1.59 simonb void mips64_SetPID(int);
92 1.59 simonb void mips64_TBIA(int);
93 1.59 simonb void mips64_TBIAP(int);
94 1.59 simonb void mips64_TBIS(vaddr_t);
95 1.59 simonb int mips64_TLBUpdate(u_int, u_int);
96 1.59 simonb void mips64_TLBRead(int, struct tlb *);
97 1.59 simonb void mips64_wbflush(void);
98 1.59 simonb void mips64_proc_trampoline(void);
99 1.59 simonb void mips64_cpu_switch_resume(void);
100 1.59 simonb #endif
101 1.49 cgd
102 1.59 simonb uint32_t mips3_cp0_compare_read(void);
103 1.59 simonb void mips3_cp0_compare_write(uint32_t);
104 1.49 cgd
105 1.59 simonb uint32_t mips3_cp0_config_read(void);
106 1.59 simonb void mips3_cp0_config_write(uint32_t);
107 1.59 simonb uint32_t mipsNN_cp0_config1_read(void);
108 1.59 simonb void mipsNN_cp0_config1_write(uint32_t);
109 1.59 simonb
110 1.59 simonb uint32_t mips3_cp0_count_read(void);
111 1.59 simonb void mips3_cp0_count_write(uint32_t);
112 1.59 simonb
113 1.59 simonb uint32_t mips3_cp0_wired_read(void);
114 1.59 simonb void mips3_cp0_wired_write(uint32_t);
115 1.59 simonb
116 1.59 simonb uint64_t mips3_ld(uint64_t *);
117 1.59 simonb void mips3_sd(uint64_t *, uint64_t);
118 1.59 simonb
119 1.59 simonb static inline uint32_t mips3_lw_a64(uint64_t addr)
120 1.59 simonb __attribute__((__unused__));
121 1.59 simonb static inline void mips3_sw_a64(uint64_t addr, uint32_t val)
122 1.59 simonb __attribute__ ((__unused__));
123 1.59 simonb
124 1.59 simonb static inline uint32_t
125 1.59 simonb mips3_lw_a64(uint64_t addr)
126 1.59 simonb {
127 1.59 simonb uint32_t addrlo, addrhi;
128 1.59 simonb uint32_t rv;
129 1.59 simonb uint32_t sr;
130 1.59 simonb
131 1.59 simonb sr = mips_cp0_status_read();
132 1.59 simonb mips_cp0_status_write(sr | MIPS3_SR_KX);
133 1.59 simonb
134 1.59 simonb addrlo = addr & 0xffffffff;
135 1.59 simonb addrhi = addr >> 32;
136 1.59 simonb __asm__ __volatile__ (" \n\
137 1.59 simonb .set push \n\
138 1.59 simonb .set mips3 \n\
139 1.59 simonb .set noreorder \n\
140 1.59 simonb .set noat \n\
141 1.59 simonb dsll32 $3, %1, 0 \n\
142 1.59 simonb dsll32 $1, %2, 0 \n\
143 1.59 simonb dsrl32 $3, $3, 0 \n\
144 1.59 simonb or $1, $1, $3 \n\
145 1.59 simonb lw %0, 0($1) \n\
146 1.59 simonb .set pop \n\
147 1.59 simonb " : "=r"(rv) : "r"(addrlo), "r"(addrhi) : "$1", "$3" );
148 1.59 simonb
149 1.59 simonb mips_cp0_status_write(sr);
150 1.59 simonb
151 1.59 simonb return (rv);
152 1.59 simonb }
153 1.59 simonb
154 1.59 simonb static inline void
155 1.59 simonb mips3_sw_a64(uint64_t addr, uint32_t val)
156 1.59 simonb {
157 1.59 simonb uint32_t addrlo, addrhi;
158 1.59 simonb uint32_t sr;
159 1.59 simonb
160 1.59 simonb sr = mips_cp0_status_read();
161 1.59 simonb mips_cp0_status_write(sr | MIPS3_SR_KX);
162 1.59 simonb
163 1.59 simonb addrlo = addr & 0xffffffff;
164 1.59 simonb addrhi = addr >> 32;
165 1.59 simonb __asm__ __volatile__ (" \n\
166 1.59 simonb .set push \n\
167 1.59 simonb .set mips3 \n\
168 1.59 simonb .set noreorder \n\
169 1.59 simonb .set noat \n\
170 1.59 simonb dsll32 $3, %1, 0 \n\
171 1.59 simonb dsll32 $1, %2, 0 \n\
172 1.59 simonb dsrl32 $3, $3, 0 \n\
173 1.59 simonb or $1, $1, $3 \n\
174 1.59 simonb sw %0, 0($1) \n\
175 1.59 simonb .set pop \n\
176 1.59 simonb " : : "r"(val), "r"(addrlo), "r"(addrhi) : "$1", "$3" );
177 1.44 cgd
178 1.59 simonb mips_cp0_status_write(sr);
179 1.59 simonb }
180 1.7 jonathan
181 1.1 jonathan /*
182 1.58 thorpej * A vector with an entry for each mips-ISA-level dependent
183 1.1 jonathan * locore function, and macros which jump through it.
184 1.58 thorpej *
185 1.1 jonathan * XXX the macro names are chosen to be compatible with the old
186 1.58 thorpej * XXX Sprite coding-convention names used in 4.4bsd/pmax.
187 1.1 jonathan */
188 1.1 jonathan typedef struct {
189 1.38 cgd void (*setTLBpid)(int pid);
190 1.38 cgd void (*TBIAP)(int);
191 1.38 cgd void (*TBIS)(vaddr_t);
192 1.38 cgd int (*tlbUpdate)(u_int highreg, u_int lowreg);
193 1.38 cgd void (*wbflush)(void);
194 1.1 jonathan } mips_locore_jumpvec_t;
195 1.13 jonathan
196 1.38 cgd void mips_set_wbflush(void (*)(void));
197 1.62 simonb void mips_wait_idle(void);
198 1.1 jonathan
199 1.38 cgd void stacktrace(void);
200 1.38 cgd void logstacktrace(void);
201 1.1 jonathan
202 1.1 jonathan /*
203 1.1 jonathan * The "active" locore-fuction vector, and
204 1.1 jonathan */
205 1.1 jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
206 1.31 nisimura extern long *mips_locoresw[];
207 1.1 jonathan
208 1.59 simonb #if defined(MIPS1) && !defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64)
209 1.11 jonathan #define MachSetPID mips1_SetPID
210 1.30 nisimura #define MIPS_TBIAP() mips1_TBIAP(mips_num_tlb_entries)
211 1.30 nisimura #define MIPS_TBIS mips1_TBIS
212 1.11 jonathan #define MachTLBUpdate mips1_TLBUpdate
213 1.22 nisimura #define wbflush() mips1_wbflush()
214 1.11 jonathan #define proc_trampoline mips1_proc_trampoline
215 1.60 uch #elif !defined(MIPS1) && defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64) && !defined(MIPS3_5900)
216 1.59 simonb #define MachSetPID mips3_SetPID
217 1.59 simonb #define MIPS_TBIAP() mips3_TBIAP(mips_num_tlb_entries)
218 1.59 simonb #define MIPS_TBIS mips3_TBIS
219 1.59 simonb #define MachTLBUpdate mips3_TLBUpdate
220 1.59 simonb #define proc_trampoline mips3_proc_trampoline
221 1.59 simonb #define wbflush() mips3_wbflush()
222 1.59 simonb #elif !defined(MIPS1) && !defined(MIPS3) && defined(MIPS32) && !defined(MIPS64)
223 1.59 simonb #define MachSetPID mips32_SetPID
224 1.59 simonb #define MIPS_TBIAP() mips32_TBIAP(mips_num_tlb_entries)
225 1.59 simonb #define MIPS_TBIS mips32_TBIS
226 1.59 simonb #define MachTLBUpdate mips32_TLBUpdate
227 1.59 simonb #define proc_trampoline mips32_proc_trampoline
228 1.59 simonb #define wbflush() mips32_wbflush()
229 1.59 simonb #elif !defined(MIPS1) && !defined(MIPS3) && !defined(MIPS32) && defined(MIPS64)
230 1.59 simonb /* all common with mips3 */
231 1.59 simonb #define MachSetPID mips64_SetPID
232 1.59 simonb #define MIPS_TBIAP() mips64_TBIAP(mips_num_tlb_entries)
233 1.59 simonb #define MIPS_TBIS mips64_TBIS
234 1.59 simonb #define MachTLBUpdate mips64_TLBUpdate
235 1.59 simonb #define proc_trampoline mips64_proc_trampoline
236 1.59 simonb #define wbflush() mips64_wbflush()
237 1.60 uch #elif !defined(MIPS1) && defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64) && defined(MIPS3_5900)
238 1.60 uch #define MachSetPID mips5900_SetPID
239 1.60 uch #define MIPS_TBIAP() mips5900_TBIAP(mips_num_tlb_entries)
240 1.60 uch #define MIPS_TBIS mips5900_TBIS
241 1.60 uch #define MachTLBUpdate mips5900_TLBUpdate
242 1.60 uch #define proc_trampoline mips5900_proc_trampoline
243 1.60 uch #define wbflush() mips5900_wbflush()
244 1.59 simonb #else
245 1.1 jonathan #define MachSetPID (*(mips_locore_jumpvec.setTLBpid))
246 1.31 nisimura #define MIPS_TBIAP() (*(mips_locore_jumpvec.TBIAP))(mips_num_tlb_entries)
247 1.31 nisimura #define MIPS_TBIS (*(mips_locore_jumpvec.TBIS))
248 1.1 jonathan #define MachTLBUpdate (*(mips_locore_jumpvec.tlbUpdate))
249 1.22 nisimura #define wbflush() (*(mips_locore_jumpvec.wbflush))()
250 1.31 nisimura #define proc_trampoline (mips_locoresw[1])
251 1.11 jonathan #endif
252 1.31 nisimura
253 1.31 nisimura #define CPU_IDLE (mips_locoresw[2])
254 1.11 jonathan
255 1.16 castor /* cpu_switch_resume is called inside locore.S */
256 1.7 jonathan
257 1.7 jonathan /*
258 1.7 jonathan * CPU identification, from PRID register.
259 1.7 jonathan */
260 1.40 cgd typedef int mips_prid_t;
261 1.40 cgd
262 1.40 cgd #define MIPS_PRID_REV(x) (((x) >> 0) & 0x00ff)
263 1.40 cgd #define MIPS_PRID_IMPL(x) (((x) >> 8) & 0x00ff)
264 1.45 cgd
265 1.59 simonb /* pre-MIPS32/64 */
266 1.40 cgd #define MIPS_PRID_RSVD(x) (((x) >> 16) & 0xffff)
267 1.40 cgd #define MIPS_PRID_REV_MIN(x) ((MIPS_PRID_REV(x) >> 0) & 0x0f)
268 1.40 cgd #define MIPS_PRID_REV_MAJ(x) ((MIPS_PRID_REV(x) >> 4) & 0x0f)
269 1.45 cgd
270 1.59 simonb /* MIPS32/64 */
271 1.45 cgd #define MIPS_PRID_CID(x) (((x) >> 16) & 0x00ff) /* Company ID */
272 1.59 simonb #define MIPS_PRID_CID_PREHISTORIC 0x00 /* Not MIPS32/64 */
273 1.45 cgd #define MIPS_PRID_CID_MTI 0x01 /* MIPS Technologies, Inc. */
274 1.59 simonb #define MIPS_PRID_CID_BROADCOM 0x02 /* Broadcom */
275 1.55 simonb #define MIPS_PRID_CID_ALCHEMY 0x03 /* Alchemy Semiconductor */
276 1.55 simonb #define MIPS_PRID_CID_SIBYTE 0x04 /* SiByte */
277 1.59 simonb #define MIPS_PRID_CID_SANDCRAFT 0x05 /* SandCraft */
278 1.59 simonb #define MIPS_PRID_COPTS(x) (((x) >> 24) & 0x00ff) /* Company Options */
279 1.6 jonathan
280 1.6 jonathan #ifdef _KERNEL
281 1.6 jonathan /*
282 1.6 jonathan * Global variables used to communicate CPU type, and parameters
283 1.6 jonathan * such as cache size, from locore to higher-level code (e.g., pmap).
284 1.6 jonathan */
285 1.40 cgd
286 1.40 cgd extern mips_prid_t cpu_id;
287 1.40 cgd extern mips_prid_t fpu_id;
288 1.14 jonathan extern int mips_num_tlb_entries;
289 1.52 jeffs
290 1.52 jeffs void mips_pagecopy(caddr_t dst, caddr_t src);
291 1.52 jeffs void mips_pagezero(caddr_t dst);
292 1.19 jonathan
293 1.59 simonb #ifdef __HAVE_MIPS_MACHDEP_CACHE_CONFIG
294 1.59 simonb void mips_machdep_cache_config(void);
295 1.59 simonb #endif
296 1.59 simonb
297 1.19 jonathan /*
298 1.20 simonb * trapframe argument passed to trap()
299 1.19 jonathan */
300 1.19 jonathan struct trapframe {
301 1.19 jonathan mips_reg_t tf_regs[17];
302 1.19 jonathan mips_reg_t tf_ra;
303 1.19 jonathan mips_reg_t tf_sr;
304 1.19 jonathan mips_reg_t tf_mullo;
305 1.19 jonathan mips_reg_t tf_mulhi;
306 1.19 jonathan mips_reg_t tf_epc; /* may be changed by trap() call */
307 1.57 uch u_int32_t tf_ppl; /* previous priority level */
308 1.57 uch int32_t tf_pad; /* for 8 byte aligned */
309 1.19 jonathan };
310 1.19 jonathan
311 1.19 jonathan /*
312 1.19 jonathan * Stack frame for kernel traps. four args passed in registers.
313 1.19 jonathan * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
314 1.19 jonathan * is used to avoid alignment problems
315 1.19 jonathan */
316 1.19 jonathan
317 1.19 jonathan struct kernframe {
318 1.19 jonathan register_t cf_args[4 + 1];
319 1.19 jonathan register_t cf_pad; /* (for 8 word alignment) */
320 1.19 jonathan register_t cf_sp;
321 1.19 jonathan register_t cf_ra;
322 1.19 jonathan struct trapframe cf_frame;
323 1.19 jonathan };
324 1.61 simonb #endif /* _KERNEL */
325 1.1 jonathan #endif /* _MIPS_LOCORE_H */
326