Home | History | Annotate | Line # | Download | only in include
locore.h revision 1.78.36.1.2.14
      1  1.78.36.1.2.14      matt /* $NetBSD: locore.h,v 1.78.36.1.2.14 2010/02/23 20:33:47 matt Exp $ */
      2  1.78.36.1.2.14      matt 
      3  1.78.36.1.2.14      matt /*
      4  1.78.36.1.2.14      matt  * This file should not be included by MI code!!!
      5  1.78.36.1.2.14      matt  */
      6             1.1  jonathan 
      7             1.1  jonathan /*
      8             1.1  jonathan  * Copyright 1996 The Board of Trustees of The Leland Stanford
      9             1.1  jonathan  * Junior University. All Rights Reserved.
     10             1.1  jonathan  *
     11             1.1  jonathan  * Permission to use, copy, modify, and distribute this
     12             1.1  jonathan  * software and its documentation for any purpose and without
     13             1.1  jonathan  * fee is hereby granted, provided that the above copyright
     14             1.1  jonathan  * notice appear in all copies.  Stanford University
     15             1.1  jonathan  * makes no representations about the suitability of this
     16             1.1  jonathan  * software for any purpose.  It is provided "as is" without
     17             1.1  jonathan  * express or implied warranty.
     18             1.1  jonathan  */
     19             1.1  jonathan 
     20             1.1  jonathan /*
     21            1.68       wiz  * Jump table for MIPS CPU locore functions that are implemented
     22             1.1  jonathan  * differently on different generations, or instruction-level
     23             1.1  jonathan  * archtecture (ISA) level, the Mips family.
     24             1.1  jonathan  *
     25            1.33     soren  * We currently provide support for MIPS I and MIPS III.
     26             1.1  jonathan  */
     27             1.1  jonathan 
     28             1.1  jonathan #ifndef _MIPS_LOCORE_H
     29            1.70   tsutsui #define _MIPS_LOCORE_H
     30             1.2  jonathan 
     31            1.17    castor #ifndef _LKM
     32            1.32     soren #include "opt_cputype.h"
     33            1.17    castor #endif
     34            1.16    castor 
     35            1.59    simonb #include <mips/cpuregs.h>
     36  1.78.36.1.2.11      matt #include <mips/reg.h>
     37            1.59    simonb 
     38   1.78.36.1.2.8      matt struct tlbmask;
     39            1.38       cgd 
     40            1.59    simonb uint32_t mips_cp0_cause_read(void);
     41            1.59    simonb void	mips_cp0_cause_write(uint32_t);
     42            1.59    simonb uint32_t mips_cp0_status_read(void);
     43            1.59    simonb void	mips_cp0_status_write(uint32_t);
     44            1.29    simonb 
     45  1.78.36.1.2.12      matt void softint_process(uint32_t);
     46  1.78.36.1.2.12      matt void softint_fast_dispatch(struct lwp *, int);
     47            1.77   tsutsui 
     48            1.59    simonb #ifdef MIPS1
     49   1.78.36.1.2.8      matt void	mips1_tlb_set_asid(uint32_t);
     50  1.78.36.1.2.14      matt void	mips1_tlb_invalidate_all(void);
     51  1.78.36.1.2.14      matt void	mips1_tlb_invalidate_globals(void);
     52  1.78.36.1.2.14      matt void	mips1_tlb_invalidate_asids(uint32_t, uint32_t);
     53   1.78.36.1.2.8      matt void	mips1_tlb_invalidate_addr(vaddr_t);
     54   1.78.36.1.2.8      matt int	mips1_tlb_update(vaddr_t, uint32_t);
     55   1.78.36.1.2.8      matt void	mips1_tlb_read_indexed(size_t, struct tlbmask *);
     56            1.38       cgd void	mips1_wbflush(void);
     57            1.76      yamt void	mips1_lwp_trampoline(void);
     58       1.78.36.1       snj void	mips1_setfunc_trampoline(void);
     59            1.38       cgd void	mips1_cpu_switch_resume(void);
     60            1.38       cgd 
     61            1.58   thorpej uint32_t tx3900_cp0_config_read(void);
     62            1.59    simonb #endif
     63            1.38       cgd 
     64            1.59    simonb #if defined(MIPS3) || defined(MIPS4)
     65   1.78.36.1.2.8      matt void	mips3_tlb_set_asid(uint32_t);
     66  1.78.36.1.2.14      matt void	mips3_tlb_invalidate_all(void);
     67  1.78.36.1.2.14      matt void	mips3_tlb_invalidate_globals(void);
     68  1.78.36.1.2.14      matt void	mips3_tlb_invalidate_asids(uint32_t, uint32_t);
     69   1.78.36.1.2.8      matt void	mips3_tlb_invalidate_addr(vaddr_t);
     70   1.78.36.1.2.8      matt int	mips3_tlb_update(vaddr_t, uint32_t);
     71   1.78.36.1.2.8      matt void	mips3_tlb_read_indexed(size_t, struct tlbmask *);
     72   1.78.36.1.2.8      matt void	mips3_tlb_write_indexed_VPS(size_t, struct tlbmask *);
     73            1.38       cgd void	mips3_wbflush(void);
     74            1.76      yamt void	mips3_lwp_trampoline(void);
     75       1.78.36.1       snj void	mips3_setfunc_trampoline(void);
     76            1.38       cgd void	mips3_cpu_switch_resume(void);
     77            1.75  christos void	mips3_pagezero(void *dst);
     78            1.38       cgd 
     79            1.59    simonb #ifdef MIPS3_5900
     80   1.78.36.1.2.8      matt void	mips5900_tlb_set_asid(uint32_t);
     81  1.78.36.1.2.14      matt void	mips5900_tlb_invalidate_all(void);
     82  1.78.36.1.2.14      matt void	mips5900_tlb_invalidate_globals(void);
     83  1.78.36.1.2.14      matt void	mips5900_tlb_invalidate_asids(uint32_t, uint32_t);
     84   1.78.36.1.2.8      matt void	mips5900_tlb_invalidate_addr(vaddr_t);
     85   1.78.36.1.2.8      matt int	mips5900_tlb_update(vaddr_t, uint32_t);
     86   1.78.36.1.2.8      matt void	mips5900_tlb_read_indexed(size_t, struct tlbmask *);
     87   1.78.36.1.2.8      matt void	mips5900_tlb_write_indexed_VPS(size_t, struct tlbmask *);
     88            1.59    simonb void	mips5900_wbflush(void);
     89            1.76      yamt void	mips5900_lwp_trampoline(void);
     90       1.78.36.1       snj void	mips5900_setfunc_trampoline(void);
     91            1.59    simonb void	mips5900_cpu_switch_resume(void);
     92            1.75  christos void	mips5900_pagezero(void *dst);
     93            1.59    simonb #endif
     94            1.59    simonb #endif
     95            1.49       cgd 
     96            1.59    simonb #ifdef MIPS32
     97   1.78.36.1.2.8      matt void	mips32_tlb_set_asid(uint32_t);
     98  1.78.36.1.2.14      matt void	mips32_tlb_invalidate_all(void);
     99  1.78.36.1.2.14      matt void	mips32_tlb_invalidate_globals(void);
    100  1.78.36.1.2.14      matt void	mips32_tlb_invalidate_asids(uint32_t, uint32_t);
    101   1.78.36.1.2.8      matt void	mips32_tlb_invalidate_addr(vaddr_t);
    102   1.78.36.1.2.8      matt int	mips32_tlb_update(vaddr_t, uint32_t);
    103   1.78.36.1.2.8      matt void	mips32_tlb_read_indexed(size_t, struct tlbmask *);
    104   1.78.36.1.2.8      matt void	mips32_tlb_write_indexed_VPS(size_t, struct tlbmask *);
    105            1.59    simonb void	mips32_wbflush(void);
    106            1.76      yamt void	mips32_lwp_trampoline(void);
    107       1.78.36.1       snj void	mips32_setfunc_trampoline(void);
    108            1.59    simonb void	mips32_cpu_switch_resume(void);
    109            1.59    simonb #endif
    110            1.59    simonb 
    111            1.59    simonb #ifdef MIPS64
    112   1.78.36.1.2.8      matt void	mips64_tlb_set_asid(uint32_t);
    113  1.78.36.1.2.14      matt void	mips64_tlb_invalidate_all(void);
    114  1.78.36.1.2.14      matt void	mips64_tlb_invalidate_globals(void);
    115  1.78.36.1.2.14      matt void	mips64_tlb_invalidate_asids(uint32_t, uint32_t);
    116   1.78.36.1.2.8      matt void	mips64_tlb_invalidate_addr(vaddr_t);
    117   1.78.36.1.2.8      matt int	mips64_tlb_update(vaddr_t, uint32_t);
    118   1.78.36.1.2.8      matt void	mips64_tlb_read_indexed(size_t, struct tlbmask *);
    119   1.78.36.1.2.8      matt void	mips64_tlb_write_indexed_VPS(size_t, struct tlbmask *);
    120            1.59    simonb void	mips64_wbflush(void);
    121            1.76      yamt void	mips64_lwp_trampoline(void);
    122       1.78.36.1       snj void	mips64_setfunc_trampoline(void);
    123            1.59    simonb void	mips64_cpu_switch_resume(void);
    124            1.75  christos void	mips64_pagezero(void *dst);
    125            1.59    simonb #endif
    126            1.49       cgd 
    127            1.63    simonb #if defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)
    128            1.59    simonb uint32_t mips3_cp0_compare_read(void);
    129            1.59    simonb void	mips3_cp0_compare_write(uint32_t);
    130            1.49       cgd 
    131            1.59    simonb uint32_t mips3_cp0_config_read(void);
    132            1.59    simonb void	mips3_cp0_config_write(uint32_t);
    133            1.63    simonb #if defined(MIPS32) || defined(MIPS64)
    134            1.59    simonb uint32_t mipsNN_cp0_config1_read(void);
    135            1.59    simonb void	mipsNN_cp0_config1_write(uint32_t);
    136            1.63    simonb uint32_t mipsNN_cp0_config2_read(void);
    137            1.63    simonb uint32_t mipsNN_cp0_config3_read(void);
    138            1.63    simonb #endif
    139            1.59    simonb 
    140            1.59    simonb uint32_t mips3_cp0_count_read(void);
    141            1.59    simonb void	mips3_cp0_count_write(uint32_t);
    142            1.59    simonb 
    143            1.59    simonb uint32_t mips3_cp0_wired_read(void);
    144            1.59    simonb void	mips3_cp0_wired_write(uint32_t);
    145            1.69   tsutsui void	mips3_cp0_pg_mask_write(uint32_t);
    146            1.59    simonb 
    147   1.78.36.1.2.1      matt #if defined(__GNUC__) && !defined(__mips_o32)
    148   1.78.36.1.2.1      matt static inline uint64_t
    149   1.78.36.1.2.5      matt mips3_ld(const volatile uint64_t *va)
    150   1.78.36.1.2.1      matt {
    151   1.78.36.1.2.1      matt 	uint64_t rv;
    152   1.78.36.1.2.1      matt #if defined(__mips_o32)
    153   1.78.36.1.2.1      matt 	uint32_t sr;
    154   1.78.36.1.2.1      matt 
    155   1.78.36.1.2.1      matt 	sr = mips_cp0_status_read();
    156   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr & ~MIPS_SR_INT_IE);
    157   1.78.36.1.2.1      matt 
    158   1.78.36.1.2.1      matt 	__asm volatile(
    159   1.78.36.1.2.1      matt 		".set push		\n\t"
    160   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    161   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    162   1.78.36.1.2.1      matt 		".set noat		\n\t"
    163   1.78.36.1.2.1      matt 		"ld	%M0,0(%1)	\n\t"
    164   1.78.36.1.2.1      matt 		"dsll32	%L0,%M0,0	\n\t"
    165   1.78.36.1.2.1      matt 		"dsra32	%M0,%M0,0	\n\t"		/* high word */
    166   1.78.36.1.2.1      matt 		"dsra32	%L0,%L0,0	\n\t"		/* low word */
    167   1.78.36.1.2.1      matt 		"ld	%0,0(%1)	\n\t"
    168   1.78.36.1.2.1      matt 		".set pop"
    169   1.78.36.1.2.1      matt 	    : "=d"(rv)
    170   1.78.36.1.2.1      matt 	    : "r"(va));
    171   1.78.36.1.2.1      matt 
    172   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr);
    173   1.78.36.1.2.1      matt #elif defined(_LP64)
    174   1.78.36.1.2.1      matt 	rv = *va;
    175   1.78.36.1.2.1      matt #else
    176   1.78.36.1.2.1      matt 	__asm volatile("ld	%0,0(%1)" : "=d"(rv) : "r"(va));
    177   1.78.36.1.2.1      matt #endif
    178   1.78.36.1.2.1      matt 
    179   1.78.36.1.2.1      matt 	return rv;
    180   1.78.36.1.2.1      matt }
    181   1.78.36.1.2.1      matt static inline void
    182   1.78.36.1.2.5      matt mips3_sd(volatile uint64_t *va, uint64_t v)
    183   1.78.36.1.2.1      matt {
    184   1.78.36.1.2.1      matt #if defined(__mips_o32)
    185   1.78.36.1.2.1      matt 	uint32_t sr;
    186   1.78.36.1.2.1      matt 
    187   1.78.36.1.2.1      matt 	sr = mips_cp0_status_read();
    188   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr & ~MIPS_SR_INT_IE);
    189   1.78.36.1.2.1      matt 
    190   1.78.36.1.2.1      matt 	__asm volatile(
    191   1.78.36.1.2.1      matt 		".set push		\n\t"
    192   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    193   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    194   1.78.36.1.2.1      matt 		".set noat		\n\t"
    195   1.78.36.1.2.1      matt 		"dsll32	%M0,%M0,0	\n\t"
    196   1.78.36.1.2.1      matt 		"dsll32	%L0,%L0,0	\n\t"
    197   1.78.36.1.2.1      matt 		"dsrl32	%L0,%L0,0	\n\t"
    198   1.78.36.1.2.1      matt 		"or	%0,%L0,%M0	\n\t"
    199   1.78.36.1.2.1      matt 		"sd	%0,0(%1)	\n\t"
    200   1.78.36.1.2.1      matt 		".set pop"
    201   1.78.36.1.2.1      matt 	    : "=d"(v) : "0"(v), "r"(va));
    202   1.78.36.1.2.1      matt 
    203   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr);
    204   1.78.36.1.2.1      matt #elif defined(_LP64)
    205   1.78.36.1.2.1      matt 	*va = v;
    206   1.78.36.1.2.1      matt #else
    207   1.78.36.1.2.1      matt 	__asm volatile("sd	%0,0(%1)" :: "r"(v), "r"(va));
    208   1.78.36.1.2.1      matt #endif
    209   1.78.36.1.2.1      matt }
    210   1.78.36.1.2.1      matt #else
    211   1.78.36.1.2.5      matt uint64_t mips3_ld(volatile uint64_t *va);
    212   1.78.36.1.2.5      matt void	mips3_sd(volatile uint64_t *, uint64_t);
    213   1.78.36.1.2.1      matt #endif	/* __GNUC__ */
    214            1.63    simonb #endif	/* MIPS3 || MIPS4 || MIPS32 || MIPS64 */
    215            1.59    simonb 
    216            1.63    simonb #if defined(MIPS3) || defined(MIPS4) || defined(MIPS64)
    217            1.74     perry static __inline uint32_t	mips3_lw_a64(uint64_t addr)
    218            1.59    simonb 		    __attribute__((__unused__));
    219            1.74     perry static __inline void	mips3_sw_a64(uint64_t addr, uint32_t val)
    220            1.59    simonb 		    __attribute__ ((__unused__));
    221            1.59    simonb 
    222            1.74     perry static __inline uint32_t
    223            1.59    simonb mips3_lw_a64(uint64_t addr)
    224            1.59    simonb {
    225            1.59    simonb 	uint32_t rv;
    226   1.78.36.1.2.1      matt #if defined(__mips_o32)
    227            1.59    simonb 	uint32_t sr;
    228            1.59    simonb 
    229            1.59    simonb 	sr = mips_cp0_status_read();
    230   1.78.36.1.2.1      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    231            1.59    simonb 
    232   1.78.36.1.2.1      matt 	__asm volatile (
    233   1.78.36.1.2.1      matt 		".set push		\n\t"
    234   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    235   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    236   1.78.36.1.2.1      matt 		".set noat		\n\t"
    237   1.78.36.1.2.1      matt 		"dsll32	%M1,%M1,0	\n\t"
    238   1.78.36.1.2.1      matt 		"dsll32	%L1,%L1,0	\n\t"
    239  1.78.36.1.2.10     cyber 		"dsrl32	%L1,%L1,0	\n\t"
    240   1.78.36.1.2.1      matt 		"or	%1,%M1,%L1	\n\t"
    241   1.78.36.1.2.1      matt 		"lw	%0, 0(%1)	\n\t"
    242   1.78.36.1.2.1      matt 		".set pop"
    243   1.78.36.1.2.1      matt 	    : "=r"(rv), "=d"(addr)
    244   1.78.36.1.2.1      matt 	    : "1"(addr)
    245   1.78.36.1.2.1      matt 	    );
    246            1.59    simonb 
    247            1.59    simonb 	mips_cp0_status_write(sr);
    248   1.78.36.1.2.1      matt #elif defined(_LP64)
    249   1.78.36.1.2.1      matt 	rv = *(const uint32_t *)addr;
    250   1.78.36.1.2.1      matt #else
    251   1.78.36.1.2.1      matt 	__asm volatile("lw	%0, 0(%1)" : "=r"(rv) : "d"(addr));
    252   1.78.36.1.2.1      matt #endif
    253            1.59    simonb 	return (rv);
    254            1.59    simonb }
    255            1.59    simonb 
    256            1.74     perry static __inline void
    257            1.59    simonb mips3_sw_a64(uint64_t addr, uint32_t val)
    258            1.59    simonb {
    259   1.78.36.1.2.1      matt #if defined(__mips_o32)
    260            1.59    simonb 	uint32_t sr;
    261            1.59    simonb 
    262            1.59    simonb 	sr = mips_cp0_status_read();
    263   1.78.36.1.2.1      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    264            1.59    simonb 
    265   1.78.36.1.2.1      matt 	__asm volatile (
    266   1.78.36.1.2.1      matt 		".set push		\n\t"
    267   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    268   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    269   1.78.36.1.2.1      matt 		".set noat		\n\t"
    270   1.78.36.1.2.1      matt 		"dsll32	%M0,%M0,0	\n\t"
    271   1.78.36.1.2.1      matt 		"dsll32	%L0,%L0,0	\n\t"
    272  1.78.36.1.2.10     cyber 		"dsrl32	%L0,%L0,0	\n\t"
    273   1.78.36.1.2.1      matt 		"or	%0,%M0,%L0	\n\t"
    274   1.78.36.1.2.1      matt 		"sw	%1, 0(%0)	\n\t"
    275   1.78.36.1.2.1      matt 		".set pop"
    276   1.78.36.1.2.1      matt 	    : "=d"(addr): "r"(val), "0"(addr)
    277   1.78.36.1.2.1      matt 	    );
    278            1.44       cgd 
    279            1.59    simonb 	mips_cp0_status_write(sr);
    280   1.78.36.1.2.1      matt #elif defined(_LP64)
    281   1.78.36.1.2.1      matt 	*(uint32_t *)addr = val;
    282   1.78.36.1.2.1      matt #else
    283   1.78.36.1.2.1      matt 	__asm volatile("sw	%1, 0(%0)" :: "d"(addr), "r"(val));
    284   1.78.36.1.2.1      matt #endif
    285            1.59    simonb }
    286            1.63    simonb #endif	/* MIPS3 || MIPS4 || MIPS64 */
    287             1.7  jonathan 
    288             1.1  jonathan /*
    289            1.58   thorpej  * A vector with an entry for each mips-ISA-level dependent
    290             1.1  jonathan  * locore function, and macros which jump through it.
    291             1.1  jonathan  */
    292             1.1  jonathan typedef struct  {
    293   1.78.36.1.2.8      matt 	void (*ljv_tlb_set_asid)(uint32_t pid);
    294  1.78.36.1.2.14      matt 	void (*ljv_tlb_invalidate_asids)(uint32_t, uint32_t);
    295   1.78.36.1.2.8      matt 	void (*ljv_tlb_invalidate_addr)(vaddr_t);
    296  1.78.36.1.2.14      matt 	void (*ljv_tlb_invalidate_globals)(void);
    297  1.78.36.1.2.14      matt 	void (*ljv_tlb_invalidate_all)(void);
    298   1.78.36.1.2.8      matt 	int  (*ljv_tlb_update)(vaddr_t, uint32_t);
    299   1.78.36.1.2.8      matt 	void (*ljv_tlb_read_indexed)(size_t, struct tlbmask *);
    300   1.78.36.1.2.8      matt 	void (*ljv_wbflush)(void);
    301             1.1  jonathan } mips_locore_jumpvec_t;
    302            1.13  jonathan 
    303            1.38       cgd void	mips_set_wbflush(void (*)(void));
    304            1.62    simonb void	mips_wait_idle(void);
    305             1.1  jonathan 
    306            1.38       cgd void	stacktrace(void);
    307            1.38       cgd void	logstacktrace(void);
    308             1.1  jonathan 
    309   1.78.36.1.2.2      matt struct locoresw {
    310   1.78.36.1.2.2      matt 	uintptr_t lsw_cpu_switch_resume;
    311   1.78.36.1.2.2      matt 	uintptr_t lsw_lwp_trampoline;
    312   1.78.36.1.2.2      matt 	void (*lsw_cpu_idle)(void);
    313   1.78.36.1.2.2      matt 	uintptr_t lsw_setfunc_trampoline;
    314   1.78.36.1.2.9      matt 	void (*lsw_boot_secondary_processors)(void);
    315  1.78.36.1.2.14      matt 	int (*lsw_send_ipi)(struct cpu_info *, int);
    316  1.78.36.1.2.14      matt 	void (*lsw_cpu_offline_md)(void);
    317   1.78.36.1.2.2      matt };
    318   1.78.36.1.2.2      matt 
    319   1.78.36.1.2.7      matt struct mips_vmfreelist {
    320   1.78.36.1.2.7      matt 	paddr_t fl_start;
    321   1.78.36.1.2.7      matt 	paddr_t fl_end;
    322   1.78.36.1.2.7      matt 	int fl_freelist;
    323   1.78.36.1.2.7      matt };
    324   1.78.36.1.2.7      matt 
    325             1.1  jonathan /*
    326             1.1  jonathan  * The "active" locore-fuction vector, and
    327             1.1  jonathan  */
    328             1.1  jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
    329   1.78.36.1.2.2      matt extern struct locoresw mips_locoresw;
    330             1.1  jonathan 
    331            1.59    simonb #if    defined(MIPS1) && !defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64)
    332   1.78.36.1.2.8      matt #define tlb_set_asid		mips1_tlb_set_asid
    333  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips1_tlb_invalidate_asids
    334   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips1_tlb_invalidate_addr
    335  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips1_tlb_invalidate_globals
    336  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips1_tlb_invalidate_all
    337   1.78.36.1.2.8      matt #define tlb_update		mips1_tlb_update
    338   1.78.36.1.2.8      matt #define tlb_read_indexed	mips1_tlb_read_indexed
    339  1.78.36.1.2.14      matt #define wbflush			mips1_wbflush
    340            1.76      yamt #define lwp_trampoline		mips1_lwp_trampoline
    341       1.78.36.1       snj #define setfunc_trampoline	mips1_setfunc_trampoline
    342            1.60       uch #elif !defined(MIPS1) &&  defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64) && !defined(MIPS3_5900)
    343   1.78.36.1.2.8      matt #define tlb_set_asid		mips3_tlb_set_asid
    344  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips3_tlb_invalidate_asids
    345   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips3_tlb_invalidate_addr
    346  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips3_tlb_invalidate_globals
    347  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips3_tlb_invalidate_all
    348   1.78.36.1.2.8      matt #define tlb_update		mips3_tlb_update
    349   1.78.36.1.2.8      matt #define tlb_read_indexed	mips3_tlb_read_indexed
    350   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips3_tlb_write_indexed_VPS
    351            1.76      yamt #define lwp_trampoline		mips3_lwp_trampoline
    352       1.78.36.1       snj #define setfunc_trampoline	mips3_setfunc_trampoline
    353  1.78.36.1.2.14      matt #define wbflush			mips3_wbflush
    354            1.59    simonb #elif !defined(MIPS1) && !defined(MIPS3) &&  defined(MIPS32) && !defined(MIPS64)
    355   1.78.36.1.2.8      matt #define tlb_set_asid		mips32_tlb_set_asid
    356  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips32_tlb_invalidate_asids
    357   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips32_tlb_invalidate_addr
    358  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips32_tlb_invalidate_globals
    359  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips32_tlb_invalidate_all
    360   1.78.36.1.2.8      matt #define tlb_update		mips32_tlb_update
    361   1.78.36.1.2.8      matt #define tlb_read_indexed	mips32_tlb_read_indexed
    362   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips32_tlb_write_indexed_VPS
    363            1.76      yamt #define lwp_trampoline		mips32_lwp_trampoline
    364       1.78.36.1       snj #define setfunc_trampoline	mips32_setfunc_trampoline
    365  1.78.36.1.2.14      matt #define wbflush			mips32_wbflush
    366            1.59    simonb #elif !defined(MIPS1) && !defined(MIPS3) && !defined(MIPS32) &&  defined(MIPS64)
    367            1.59    simonb  /* all common with mips3 */
    368   1.78.36.1.2.8      matt #define tlb_set_asid		mips64_tlb_set_asid
    369  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips64_tlb_invalidate_asids
    370   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips64_tlb_invalidate_addr
    371  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips64_tlb_invalidate_globals
    372  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips64_tlb_invalidate_all
    373   1.78.36.1.2.8      matt #define tlb_update		mips64_tlb_update
    374   1.78.36.1.2.8      matt #define tlb_read_indexed	mips64_tlb_read_indexed
    375   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips64_tlb_write_indexed_VPS
    376            1.76      yamt #define lwp_trampoline		mips64_lwp_trampoline
    377       1.78.36.1       snj #define setfunc_trampoline	mips64_setfunc_trampoline
    378  1.78.36.1.2.14      matt #define wbflush			mips64_wbflush
    379            1.60       uch #elif !defined(MIPS1) &&  defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64) && defined(MIPS3_5900)
    380   1.78.36.1.2.8      matt #define tlb_set_asid		mips5900_tlb_set_asid
    381  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips5900_tlb_invalidate_asids
    382   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips5900_tlb_invalidate_addr
    383  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips5900_tlb_invalidate_globals
    384  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips5900_tlb_invalidate_all
    385   1.78.36.1.2.8      matt #define tlb_update		mips5900_tlb_update
    386   1.78.36.1.2.8      matt #define tlb_read_indexed	mips5900_tlb_read_indexed
    387   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips5900_tlb_write_indexed_VPS
    388            1.76      yamt #define lwp_trampoline		mips5900_lwp_trampoline
    389       1.78.36.1       snj #define setfunc_trampoline	mips5900_setfunc_trampoline
    390  1.78.36.1.2.14      matt #define wbflush			mips5900_wbflush
    391            1.59    simonb #else
    392  1.78.36.1.2.14      matt #define tlb_set_asid		(*mips_locore_jumpvec.ljv_tlb_set_asid)
    393  1.78.36.1.2.14      matt #define tlb_invalidate_asids	(*mips_locore_jumpvec.ljv_tlb_invalidate_asids)
    394  1.78.36.1.2.14      matt #define tlb_invalidate_addr	(*mips_locore_jumpvec.ljv_tlb_invalidate_addr)
    395  1.78.36.1.2.14      matt #define tlb_invalidate_globals	(*mips_locore_jumpvec.ljv_tlb_invalidate_globals)
    396  1.78.36.1.2.14      matt #define tlb_invalidate_all	(*mips_locore_jumpvec.ljv_tlb_invalidate_all)
    397  1.78.36.1.2.14      matt #define tlb_update		(*mips_locore_jumpvec.ljv_tlb_update)
    398  1.78.36.1.2.14      matt #define tlb_read_indexed	(*mips_locore_jumpvec.ljv_tlb_read_indexed)
    399  1.78.36.1.2.14      matt #define wbflush			(*mips_locore_jumpvec.ljv_wbflush)
    400   1.78.36.1.2.2      matt #define lwp_trampoline		mips_locoresw.lsw_lwp_trampoline
    401   1.78.36.1.2.2      matt #define setfunc_trampoline	mips_locoresw.lsw_setfunc_trampoline
    402            1.11  jonathan #endif
    403            1.31  nisimura 
    404   1.78.36.1.2.2      matt #define CPU_IDLE		mips_locoresw.lsw_cpu_idle
    405            1.11  jonathan 
    406            1.16    castor /* cpu_switch_resume is called inside locore.S */
    407             1.7  jonathan 
    408             1.7  jonathan /*
    409             1.7  jonathan  * CPU identification, from PRID register.
    410             1.7  jonathan  */
    411            1.70   tsutsui #define MIPS_PRID_REV(x)	(((x) >>  0) & 0x00ff)
    412            1.70   tsutsui #define MIPS_PRID_IMPL(x)	(((x) >>  8) & 0x00ff)
    413            1.45       cgd 
    414            1.59    simonb /* pre-MIPS32/64 */
    415            1.70   tsutsui #define MIPS_PRID_RSVD(x)	(((x) >> 16) & 0xffff)
    416            1.70   tsutsui #define MIPS_PRID_REV_MIN(x)	((MIPS_PRID_REV(x) >> 0) & 0x0f)
    417            1.70   tsutsui #define MIPS_PRID_REV_MAJ(x)	((MIPS_PRID_REV(x) >> 4) & 0x0f)
    418            1.45       cgd 
    419            1.59    simonb /* MIPS32/64 */
    420            1.70   tsutsui #define MIPS_PRID_CID(x)	(((x) >> 16) & 0x00ff)	/* Company ID */
    421            1.70   tsutsui #define     MIPS_PRID_CID_PREHISTORIC	0x00	/* Not MIPS32/64 */
    422            1.70   tsutsui #define     MIPS_PRID_CID_MTI		0x01	/* MIPS Technologies, Inc. */
    423            1.70   tsutsui #define     MIPS_PRID_CID_BROADCOM	0x02	/* Broadcom */
    424            1.70   tsutsui #define     MIPS_PRID_CID_ALCHEMY	0x03	/* Alchemy Semiconductor */
    425            1.70   tsutsui #define     MIPS_PRID_CID_SIBYTE	0x04	/* SiByte */
    426            1.70   tsutsui #define     MIPS_PRID_CID_SANDCRAFT	0x05	/* SandCraft */
    427            1.70   tsutsui #define     MIPS_PRID_CID_PHILIPS	0x06	/* Philips */
    428            1.70   tsutsui #define     MIPS_PRID_CID_TOSHIBA	0x07	/* Toshiba */
    429            1.70   tsutsui #define     MIPS_PRID_CID_LSI		0x08	/* LSI */
    430            1.67    simonb 				/*	0x09	unannounced */
    431            1.67    simonb 				/*	0x0a	unannounced */
    432            1.70   tsutsui #define     MIPS_PRID_CID_LEXRA		0x0b	/* Lexra */
    433   1.78.36.1.2.3      matt #define     MIPS_PRID_CID_RMI		0x0c	/* RMI / NetLogic */
    434            1.70   tsutsui #define MIPS_PRID_COPTS(x)	(((x) >> 24) & 0x00ff)	/* Company Options */
    435             1.6  jonathan 
    436             1.6  jonathan #ifdef _KERNEL
    437             1.6  jonathan /*
    438             1.6  jonathan  * Global variables used to communicate CPU type, and parameters
    439             1.6  jonathan  * such as cache size, from locore to higher-level code (e.g., pmap).
    440             1.6  jonathan  */
    441            1.75  christos void mips_pagecopy(void *dst, void *src);
    442            1.75  christos void mips_pagezero(void *dst);
    443            1.19  jonathan 
    444            1.59    simonb #ifdef __HAVE_MIPS_MACHDEP_CACHE_CONFIG
    445            1.59    simonb void mips_machdep_cache_config(void);
    446            1.59    simonb #endif
    447            1.59    simonb 
    448            1.19  jonathan /*
    449            1.20    simonb  * trapframe argument passed to trap()
    450            1.19  jonathan  */
    451            1.64   thorpej 
    452  1.78.36.1.2.11      matt #if 0
    453  1.78.36.1.2.11      matt #define TF_AST		0		/* really zero */
    454  1.78.36.1.2.11      matt #define TF_V0		_R_V0
    455  1.78.36.1.2.11      matt #define TF_V1		_R_V1
    456  1.78.36.1.2.11      matt #define TF_A0		_R_A0
    457  1.78.36.1.2.11      matt #define TF_A1		_R_A1
    458  1.78.36.1.2.11      matt #define TF_A2		_R_A2
    459  1.78.36.1.2.11      matt #define TF_A3		_R_A3
    460  1.78.36.1.2.11      matt #define TF_T0		_R_T0
    461  1.78.36.1.2.11      matt #define TF_T1		_R_T1
    462  1.78.36.1.2.11      matt #define TF_T2		_R_T2
    463  1.78.36.1.2.11      matt #define TF_T3		_R_T3
    464            1.64   thorpej 
    465            1.64   thorpej #if defined(__mips_n32) || defined(__mips_n64)
    466  1.78.36.1.2.11      matt #define TF_A4		_R_A4
    467  1.78.36.1.2.11      matt #define TF_A5		_R_A5
    468  1.78.36.1.2.11      matt #define TF_A6		_R_A6
    469  1.78.36.1.2.11      matt #define TF_A7		_R_A7
    470            1.64   thorpej #else
    471  1.78.36.1.2.11      matt #define TF_T4		_R_T4
    472  1.78.36.1.2.11      matt #define TF_T5		_R_T5
    473  1.78.36.1.2.11      matt #define TF_T6		_R_T6
    474  1.78.36.1.2.11      matt #define TF_T7		_R_T7
    475            1.64   thorpej #endif /* __mips_n32 || __mips_n64 */
    476            1.64   thorpej 
    477  1.78.36.1.2.11      matt #define TF_TA0		_R_TA0
    478  1.78.36.1.2.11      matt #define TF_TA1		_R_TA1
    479  1.78.36.1.2.11      matt #define TF_TA2		_R_TA2
    480  1.78.36.1.2.11      matt #define TF_TA3		_R_TA3
    481  1.78.36.1.2.11      matt 
    482  1.78.36.1.2.11      matt #define TF_T8		_R_T8
    483  1.78.36.1.2.11      matt #define TF_T9		_R_T9
    484  1.78.36.1.2.11      matt 
    485  1.78.36.1.2.11      matt #define TF_RA		_R_RA
    486  1.78.36.1.2.11      matt #define TF_SR		_R_SR
    487  1.78.36.1.2.11      matt #define TF_MULLO	_R_MULLO
    488  1.78.36.1.2.11      matt #define TF_MULHI	_R_MULLO
    489  1.78.36.1.2.11      matt #define TF_EPC		_R_PC		/* may be changed by trap() call */
    490            1.65   thorpej 
    491  1.78.36.1.2.11      matt #define	TF_NREGS	(sizeof(struct reg) / sizeof(mips_reg_t))
    492  1.78.36.1.2.11      matt #endif
    493            1.64   thorpej 
    494            1.19  jonathan struct trapframe {
    495  1.78.36.1.2.11      matt 	struct reg tf_registers;
    496  1.78.36.1.2.11      matt #define	tf_regs	tf_registers.r_regs
    497   1.78.36.1.2.2      matt 	uint32_t   tf_ppl;		/* previous priority level */
    498   1.78.36.1.2.2      matt 	mips_reg_t tf_pad;		/* for 8 byte aligned */
    499            1.19  jonathan };
    500            1.19  jonathan 
    501  1.78.36.1.2.11      matt CTASSERT(sizeof(struct trapframe) % (4*sizeof(mips_reg_t)) == 0);
    502  1.78.36.1.2.11      matt 
    503            1.19  jonathan /*
    504            1.19  jonathan  * Stack frame for kernel traps. four args passed in registers.
    505            1.19  jonathan  * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
    506            1.19  jonathan  * is used to avoid alignment problems
    507            1.19  jonathan  */
    508            1.19  jonathan 
    509            1.19  jonathan struct kernframe {
    510   1.78.36.1.2.1      matt #if defined(__mips_o32) || defined(__mips_o64)
    511            1.19  jonathan 	register_t cf_args[4 + 1];
    512   1.78.36.1.2.1      matt #if defined(__mips_o32)
    513  1.78.36.1.2.11      matt 	register_t cf_pad;		/* (for 8 byte alignment) */
    514   1.78.36.1.2.1      matt #endif
    515   1.78.36.1.2.1      matt #endif
    516   1.78.36.1.2.1      matt #if defined(__mips_n32) || defined(__mips_n64)
    517   1.78.36.1.2.4      matt 	register_t cf_pad[2];		/* for 16 byte alignment */
    518   1.78.36.1.2.1      matt #endif
    519            1.19  jonathan 	register_t cf_sp;
    520            1.19  jonathan 	register_t cf_ra;
    521            1.19  jonathan 	struct trapframe cf_frame;
    522            1.19  jonathan };
    523  1.78.36.1.2.11      matt 
    524  1.78.36.1.2.11      matt CTASSERT(sizeof(struct kernframe) % (2*sizeof(mips_reg_t)) == 0);
    525  1.78.36.1.2.11      matt 
    526            1.61    simonb #endif	/* _KERNEL */
    527             1.1  jonathan #endif	/* _MIPS_LOCORE_H */
    528