Home | History | Annotate | Line # | Download | only in include
locore.h revision 1.78.36.1.2.16
      1  1.78.36.1.2.16      matt /* $NetBSD: locore.h,v 1.78.36.1.2.16 2010/02/27 07:58:52 matt Exp $ */
      2  1.78.36.1.2.14      matt 
      3  1.78.36.1.2.14      matt /*
      4  1.78.36.1.2.14      matt  * This file should not be included by MI code!!!
      5  1.78.36.1.2.14      matt  */
      6             1.1  jonathan 
      7             1.1  jonathan /*
      8             1.1  jonathan  * Copyright 1996 The Board of Trustees of The Leland Stanford
      9             1.1  jonathan  * Junior University. All Rights Reserved.
     10             1.1  jonathan  *
     11             1.1  jonathan  * Permission to use, copy, modify, and distribute this
     12             1.1  jonathan  * software and its documentation for any purpose and without
     13             1.1  jonathan  * fee is hereby granted, provided that the above copyright
     14             1.1  jonathan  * notice appear in all copies.  Stanford University
     15             1.1  jonathan  * makes no representations about the suitability of this
     16             1.1  jonathan  * software for any purpose.  It is provided "as is" without
     17             1.1  jonathan  * express or implied warranty.
     18             1.1  jonathan  */
     19             1.1  jonathan 
     20             1.1  jonathan /*
     21            1.68       wiz  * Jump table for MIPS CPU locore functions that are implemented
     22             1.1  jonathan  * differently on different generations, or instruction-level
     23             1.1  jonathan  * archtecture (ISA) level, the Mips family.
     24             1.1  jonathan  *
     25            1.33     soren  * We currently provide support for MIPS I and MIPS III.
     26             1.1  jonathan  */
     27             1.1  jonathan 
     28             1.1  jonathan #ifndef _MIPS_LOCORE_H
     29            1.70   tsutsui #define _MIPS_LOCORE_H
     30             1.2  jonathan 
     31            1.17    castor #ifndef _LKM
     32            1.32     soren #include "opt_cputype.h"
     33            1.17    castor #endif
     34            1.16    castor 
     35            1.59    simonb #include <mips/cpuregs.h>
     36  1.78.36.1.2.11      matt #include <mips/reg.h>
     37            1.59    simonb 
     38   1.78.36.1.2.8      matt struct tlbmask;
     39            1.38       cgd 
     40            1.59    simonb uint32_t mips_cp0_cause_read(void);
     41            1.59    simonb void	mips_cp0_cause_write(uint32_t);
     42            1.59    simonb uint32_t mips_cp0_status_read(void);
     43            1.59    simonb void	mips_cp0_status_write(uint32_t);
     44            1.29    simonb 
     45  1.78.36.1.2.16      matt void	softint_process(uint32_t);
     46  1.78.36.1.2.16      matt void	softint_fast_dispatch(struct lwp *, int);
     47  1.78.36.1.2.16      matt 
     48  1.78.36.1.2.16      matt typedef bool (*mips_fixup_callback_t)(int32_t, uint32_t [2]);
     49  1.78.36.1.2.16      matt 
     50  1.78.36.1.2.16      matt bool	mips_fixup_exceptions(mips_fixup_callback_t);
     51  1.78.36.1.2.16      matt bool	mips_fixup_zero_relative(int32_t, uint32_t [2]);
     52            1.77   tsutsui 
     53            1.59    simonb #ifdef MIPS1
     54   1.78.36.1.2.8      matt void	mips1_tlb_set_asid(uint32_t);
     55  1.78.36.1.2.14      matt void	mips1_tlb_invalidate_all(void);
     56  1.78.36.1.2.14      matt void	mips1_tlb_invalidate_globals(void);
     57  1.78.36.1.2.14      matt void	mips1_tlb_invalidate_asids(uint32_t, uint32_t);
     58   1.78.36.1.2.8      matt void	mips1_tlb_invalidate_addr(vaddr_t);
     59  1.78.36.1.2.15      matt u_int	mips1_tlb_record_asids(u_long *, uint32_t);
     60   1.78.36.1.2.8      matt int	mips1_tlb_update(vaddr_t, uint32_t);
     61  1.78.36.1.2.16      matt void	mips1_tlb_enter(size_t, vaddr_t, uint32_t);
     62   1.78.36.1.2.8      matt void	mips1_tlb_read_indexed(size_t, struct tlbmask *);
     63            1.38       cgd void	mips1_wbflush(void);
     64            1.76      yamt void	mips1_lwp_trampoline(void);
     65       1.78.36.1       snj void	mips1_setfunc_trampoline(void);
     66  1.78.36.1.2.16      matt void	mips1_cpu_switch_resume(struct lwp *);
     67            1.38       cgd 
     68            1.58   thorpej uint32_t tx3900_cp0_config_read(void);
     69            1.59    simonb #endif
     70            1.38       cgd 
     71            1.59    simonb #if defined(MIPS3) || defined(MIPS4)
     72   1.78.36.1.2.8      matt void	mips3_tlb_set_asid(uint32_t);
     73  1.78.36.1.2.14      matt void	mips3_tlb_invalidate_all(void);
     74  1.78.36.1.2.14      matt void	mips3_tlb_invalidate_globals(void);
     75  1.78.36.1.2.14      matt void	mips3_tlb_invalidate_asids(uint32_t, uint32_t);
     76   1.78.36.1.2.8      matt void	mips3_tlb_invalidate_addr(vaddr_t);
     77  1.78.36.1.2.15      matt u_int	mips3_tlb_record_asids(u_long *, uint32_t);
     78   1.78.36.1.2.8      matt int	mips3_tlb_update(vaddr_t, uint32_t);
     79  1.78.36.1.2.16      matt void	mips3_tlb_enter(size_t, vaddr_t, uint32_t);
     80   1.78.36.1.2.8      matt void	mips3_tlb_read_indexed(size_t, struct tlbmask *);
     81   1.78.36.1.2.8      matt void	mips3_tlb_write_indexed_VPS(size_t, struct tlbmask *);
     82            1.38       cgd void	mips3_wbflush(void);
     83            1.76      yamt void	mips3_lwp_trampoline(void);
     84       1.78.36.1       snj void	mips3_setfunc_trampoline(void);
     85  1.78.36.1.2.16      matt void	mips3_cpu_switch_resume(struct lwp *);
     86            1.75  christos void	mips3_pagezero(void *dst);
     87            1.38       cgd 
     88            1.59    simonb #ifdef MIPS3_5900
     89   1.78.36.1.2.8      matt void	mips5900_tlb_set_asid(uint32_t);
     90  1.78.36.1.2.14      matt void	mips5900_tlb_invalidate_all(void);
     91  1.78.36.1.2.14      matt void	mips5900_tlb_invalidate_globals(void);
     92  1.78.36.1.2.14      matt void	mips5900_tlb_invalidate_asids(uint32_t, uint32_t);
     93   1.78.36.1.2.8      matt void	mips5900_tlb_invalidate_addr(vaddr_t);
     94  1.78.36.1.2.15      matt u_int	mips5900_tlb_record_asids(u_long *, uint32_t);
     95   1.78.36.1.2.8      matt int	mips5900_tlb_update(vaddr_t, uint32_t);
     96  1.78.36.1.2.16      matt void	mips5900_tlb_enter(size_t, vaddr_t, uint32_t);
     97   1.78.36.1.2.8      matt void	mips5900_tlb_read_indexed(size_t, struct tlbmask *);
     98   1.78.36.1.2.8      matt void	mips5900_tlb_write_indexed_VPS(size_t, struct tlbmask *);
     99            1.59    simonb void	mips5900_wbflush(void);
    100            1.76      yamt void	mips5900_lwp_trampoline(void);
    101       1.78.36.1       snj void	mips5900_setfunc_trampoline(void);
    102  1.78.36.1.2.16      matt void	mips5900_cpu_switch_resume(struct lwp *);
    103            1.75  christos void	mips5900_pagezero(void *dst);
    104            1.59    simonb #endif
    105            1.59    simonb #endif
    106            1.49       cgd 
    107            1.59    simonb #ifdef MIPS32
    108   1.78.36.1.2.8      matt void	mips32_tlb_set_asid(uint32_t);
    109  1.78.36.1.2.14      matt void	mips32_tlb_invalidate_all(void);
    110  1.78.36.1.2.14      matt void	mips32_tlb_invalidate_globals(void);
    111  1.78.36.1.2.14      matt void	mips32_tlb_invalidate_asids(uint32_t, uint32_t);
    112   1.78.36.1.2.8      matt void	mips32_tlb_invalidate_addr(vaddr_t);
    113  1.78.36.1.2.15      matt u_int	mips32_tlb_record_asids(u_long *, uint32_t);
    114   1.78.36.1.2.8      matt int	mips32_tlb_update(vaddr_t, uint32_t);
    115  1.78.36.1.2.16      matt void	mips32_tlb_enter(size_t, vaddr_t, uint32_t);
    116   1.78.36.1.2.8      matt void	mips32_tlb_read_indexed(size_t, struct tlbmask *);
    117   1.78.36.1.2.8      matt void	mips32_tlb_write_indexed_VPS(size_t, struct tlbmask *);
    118            1.59    simonb void	mips32_wbflush(void);
    119            1.76      yamt void	mips32_lwp_trampoline(void);
    120       1.78.36.1       snj void	mips32_setfunc_trampoline(void);
    121  1.78.36.1.2.16      matt void	mips32_cpu_switch_resume(struct lwp *);
    122            1.59    simonb #endif
    123            1.59    simonb 
    124            1.59    simonb #ifdef MIPS64
    125   1.78.36.1.2.8      matt void	mips64_tlb_set_asid(uint32_t);
    126  1.78.36.1.2.14      matt void	mips64_tlb_invalidate_all(void);
    127  1.78.36.1.2.14      matt void	mips64_tlb_invalidate_globals(void);
    128  1.78.36.1.2.14      matt void	mips64_tlb_invalidate_asids(uint32_t, uint32_t);
    129   1.78.36.1.2.8      matt void	mips64_tlb_invalidate_addr(vaddr_t);
    130  1.78.36.1.2.15      matt u_int	mips64_tlb_record_asids(u_long *, uint32_t);
    131   1.78.36.1.2.8      matt int	mips64_tlb_update(vaddr_t, uint32_t);
    132  1.78.36.1.2.16      matt void	mips64_tlb_enter(size_t, vaddr_t, uint32_t);
    133   1.78.36.1.2.8      matt void	mips64_tlb_read_indexed(size_t, struct tlbmask *);
    134   1.78.36.1.2.8      matt void	mips64_tlb_write_indexed_VPS(size_t, struct tlbmask *);
    135            1.59    simonb void	mips64_wbflush(void);
    136            1.76      yamt void	mips64_lwp_trampoline(void);
    137       1.78.36.1       snj void	mips64_setfunc_trampoline(void);
    138  1.78.36.1.2.16      matt void	mips64_cpu_switch_resume(struct lwp *);
    139            1.75  christos void	mips64_pagezero(void *dst);
    140            1.59    simonb #endif
    141            1.49       cgd 
    142            1.63    simonb #if defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)
    143            1.59    simonb uint32_t mips3_cp0_compare_read(void);
    144            1.59    simonb void	mips3_cp0_compare_write(uint32_t);
    145            1.49       cgd 
    146            1.59    simonb uint32_t mips3_cp0_config_read(void);
    147            1.59    simonb void	mips3_cp0_config_write(uint32_t);
    148            1.63    simonb #if defined(MIPS32) || defined(MIPS64)
    149            1.59    simonb uint32_t mipsNN_cp0_config1_read(void);
    150            1.59    simonb void	mipsNN_cp0_config1_write(uint32_t);
    151            1.63    simonb uint32_t mipsNN_cp0_config2_read(void);
    152            1.63    simonb uint32_t mipsNN_cp0_config3_read(void);
    153            1.63    simonb #endif
    154            1.59    simonb 
    155            1.59    simonb uint32_t mips3_cp0_count_read(void);
    156            1.59    simonb void	mips3_cp0_count_write(uint32_t);
    157            1.59    simonb 
    158            1.59    simonb uint32_t mips3_cp0_wired_read(void);
    159            1.59    simonb void	mips3_cp0_wired_write(uint32_t);
    160            1.69   tsutsui void	mips3_cp0_pg_mask_write(uint32_t);
    161            1.59    simonb 
    162   1.78.36.1.2.1      matt #if defined(__GNUC__) && !defined(__mips_o32)
    163   1.78.36.1.2.1      matt static inline uint64_t
    164   1.78.36.1.2.5      matt mips3_ld(const volatile uint64_t *va)
    165   1.78.36.1.2.1      matt {
    166   1.78.36.1.2.1      matt 	uint64_t rv;
    167   1.78.36.1.2.1      matt #if defined(__mips_o32)
    168   1.78.36.1.2.1      matt 	uint32_t sr;
    169   1.78.36.1.2.1      matt 
    170   1.78.36.1.2.1      matt 	sr = mips_cp0_status_read();
    171   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr & ~MIPS_SR_INT_IE);
    172   1.78.36.1.2.1      matt 
    173   1.78.36.1.2.1      matt 	__asm volatile(
    174   1.78.36.1.2.1      matt 		".set push		\n\t"
    175   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    176   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    177   1.78.36.1.2.1      matt 		".set noat		\n\t"
    178   1.78.36.1.2.1      matt 		"ld	%M0,0(%1)	\n\t"
    179   1.78.36.1.2.1      matt 		"dsll32	%L0,%M0,0	\n\t"
    180   1.78.36.1.2.1      matt 		"dsra32	%M0,%M0,0	\n\t"		/* high word */
    181   1.78.36.1.2.1      matt 		"dsra32	%L0,%L0,0	\n\t"		/* low word */
    182   1.78.36.1.2.1      matt 		"ld	%0,0(%1)	\n\t"
    183   1.78.36.1.2.1      matt 		".set pop"
    184   1.78.36.1.2.1      matt 	    : "=d"(rv)
    185   1.78.36.1.2.1      matt 	    : "r"(va));
    186   1.78.36.1.2.1      matt 
    187   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr);
    188   1.78.36.1.2.1      matt #elif defined(_LP64)
    189   1.78.36.1.2.1      matt 	rv = *va;
    190   1.78.36.1.2.1      matt #else
    191   1.78.36.1.2.1      matt 	__asm volatile("ld	%0,0(%1)" : "=d"(rv) : "r"(va));
    192   1.78.36.1.2.1      matt #endif
    193   1.78.36.1.2.1      matt 
    194   1.78.36.1.2.1      matt 	return rv;
    195   1.78.36.1.2.1      matt }
    196   1.78.36.1.2.1      matt static inline void
    197   1.78.36.1.2.5      matt mips3_sd(volatile uint64_t *va, uint64_t v)
    198   1.78.36.1.2.1      matt {
    199   1.78.36.1.2.1      matt #if defined(__mips_o32)
    200   1.78.36.1.2.1      matt 	uint32_t sr;
    201   1.78.36.1.2.1      matt 
    202   1.78.36.1.2.1      matt 	sr = mips_cp0_status_read();
    203   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr & ~MIPS_SR_INT_IE);
    204   1.78.36.1.2.1      matt 
    205   1.78.36.1.2.1      matt 	__asm volatile(
    206   1.78.36.1.2.1      matt 		".set push		\n\t"
    207   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    208   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    209   1.78.36.1.2.1      matt 		".set noat		\n\t"
    210   1.78.36.1.2.1      matt 		"dsll32	%M0,%M0,0	\n\t"
    211   1.78.36.1.2.1      matt 		"dsll32	%L0,%L0,0	\n\t"
    212   1.78.36.1.2.1      matt 		"dsrl32	%L0,%L0,0	\n\t"
    213   1.78.36.1.2.1      matt 		"or	%0,%L0,%M0	\n\t"
    214   1.78.36.1.2.1      matt 		"sd	%0,0(%1)	\n\t"
    215   1.78.36.1.2.1      matt 		".set pop"
    216   1.78.36.1.2.1      matt 	    : "=d"(v) : "0"(v), "r"(va));
    217   1.78.36.1.2.1      matt 
    218   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr);
    219   1.78.36.1.2.1      matt #elif defined(_LP64)
    220   1.78.36.1.2.1      matt 	*va = v;
    221   1.78.36.1.2.1      matt #else
    222   1.78.36.1.2.1      matt 	__asm volatile("sd	%0,0(%1)" :: "r"(v), "r"(va));
    223   1.78.36.1.2.1      matt #endif
    224   1.78.36.1.2.1      matt }
    225   1.78.36.1.2.1      matt #else
    226   1.78.36.1.2.5      matt uint64_t mips3_ld(volatile uint64_t *va);
    227   1.78.36.1.2.5      matt void	mips3_sd(volatile uint64_t *, uint64_t);
    228   1.78.36.1.2.1      matt #endif	/* __GNUC__ */
    229            1.63    simonb #endif	/* MIPS3 || MIPS4 || MIPS32 || MIPS64 */
    230            1.59    simonb 
    231            1.63    simonb #if defined(MIPS3) || defined(MIPS4) || defined(MIPS64)
    232            1.74     perry static __inline uint32_t	mips3_lw_a64(uint64_t addr)
    233            1.59    simonb 		    __attribute__((__unused__));
    234            1.74     perry static __inline void	mips3_sw_a64(uint64_t addr, uint32_t val)
    235            1.59    simonb 		    __attribute__ ((__unused__));
    236            1.59    simonb 
    237            1.74     perry static __inline uint32_t
    238            1.59    simonb mips3_lw_a64(uint64_t addr)
    239            1.59    simonb {
    240            1.59    simonb 	uint32_t rv;
    241   1.78.36.1.2.1      matt #if defined(__mips_o32)
    242            1.59    simonb 	uint32_t sr;
    243            1.59    simonb 
    244            1.59    simonb 	sr = mips_cp0_status_read();
    245   1.78.36.1.2.1      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    246            1.59    simonb 
    247   1.78.36.1.2.1      matt 	__asm volatile (
    248   1.78.36.1.2.1      matt 		".set push		\n\t"
    249   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    250   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    251   1.78.36.1.2.1      matt 		".set noat		\n\t"
    252   1.78.36.1.2.1      matt 		"dsll32	%M1,%M1,0	\n\t"
    253   1.78.36.1.2.1      matt 		"dsll32	%L1,%L1,0	\n\t"
    254  1.78.36.1.2.10     cyber 		"dsrl32	%L1,%L1,0	\n\t"
    255   1.78.36.1.2.1      matt 		"or	%1,%M1,%L1	\n\t"
    256   1.78.36.1.2.1      matt 		"lw	%0, 0(%1)	\n\t"
    257   1.78.36.1.2.1      matt 		".set pop"
    258   1.78.36.1.2.1      matt 	    : "=r"(rv), "=d"(addr)
    259   1.78.36.1.2.1      matt 	    : "1"(addr)
    260   1.78.36.1.2.1      matt 	    );
    261            1.59    simonb 
    262            1.59    simonb 	mips_cp0_status_write(sr);
    263   1.78.36.1.2.1      matt #elif defined(_LP64)
    264   1.78.36.1.2.1      matt 	rv = *(const uint32_t *)addr;
    265   1.78.36.1.2.1      matt #else
    266   1.78.36.1.2.1      matt 	__asm volatile("lw	%0, 0(%1)" : "=r"(rv) : "d"(addr));
    267   1.78.36.1.2.1      matt #endif
    268            1.59    simonb 	return (rv);
    269            1.59    simonb }
    270            1.59    simonb 
    271            1.74     perry static __inline void
    272            1.59    simonb mips3_sw_a64(uint64_t addr, uint32_t val)
    273            1.59    simonb {
    274   1.78.36.1.2.1      matt #if defined(__mips_o32)
    275            1.59    simonb 	uint32_t sr;
    276            1.59    simonb 
    277            1.59    simonb 	sr = mips_cp0_status_read();
    278   1.78.36.1.2.1      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    279            1.59    simonb 
    280   1.78.36.1.2.1      matt 	__asm volatile (
    281   1.78.36.1.2.1      matt 		".set push		\n\t"
    282   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    283   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    284   1.78.36.1.2.1      matt 		".set noat		\n\t"
    285   1.78.36.1.2.1      matt 		"dsll32	%M0,%M0,0	\n\t"
    286   1.78.36.1.2.1      matt 		"dsll32	%L0,%L0,0	\n\t"
    287  1.78.36.1.2.10     cyber 		"dsrl32	%L0,%L0,0	\n\t"
    288   1.78.36.1.2.1      matt 		"or	%0,%M0,%L0	\n\t"
    289   1.78.36.1.2.1      matt 		"sw	%1, 0(%0)	\n\t"
    290   1.78.36.1.2.1      matt 		".set pop"
    291   1.78.36.1.2.1      matt 	    : "=d"(addr): "r"(val), "0"(addr)
    292   1.78.36.1.2.1      matt 	    );
    293            1.44       cgd 
    294            1.59    simonb 	mips_cp0_status_write(sr);
    295   1.78.36.1.2.1      matt #elif defined(_LP64)
    296   1.78.36.1.2.1      matt 	*(uint32_t *)addr = val;
    297   1.78.36.1.2.1      matt #else
    298   1.78.36.1.2.1      matt 	__asm volatile("sw	%1, 0(%0)" :: "d"(addr), "r"(val));
    299   1.78.36.1.2.1      matt #endif
    300            1.59    simonb }
    301            1.63    simonb #endif	/* MIPS3 || MIPS4 || MIPS64 */
    302             1.7  jonathan 
    303             1.1  jonathan /*
    304            1.58   thorpej  * A vector with an entry for each mips-ISA-level dependent
    305             1.1  jonathan  * locore function, and macros which jump through it.
    306             1.1  jonathan  */
    307             1.1  jonathan typedef struct  {
    308  1.78.36.1.2.16      matt 	void	(*ljv_tlb_set_asid)(uint32_t pid);
    309  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_asids)(uint32_t, uint32_t);
    310  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_addr)(vaddr_t);
    311  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_globals)(void);
    312  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_all)(void);
    313  1.78.36.1.2.16      matt 	u_int	(*ljv_tlb_record_asids)(u_long *, uint32_t);
    314  1.78.36.1.2.16      matt 	int	(*ljv_tlb_update)(vaddr_t, uint32_t);
    315  1.78.36.1.2.16      matt 	void	(*ljv_tlb_enter)(size_t, vaddr_t, uint32_t);
    316  1.78.36.1.2.16      matt 	void	(*ljv_tlb_read_indexed)(size_t, struct tlbmask *);
    317  1.78.36.1.2.16      matt 	void	(*ljv_wbflush)(void);
    318             1.1  jonathan } mips_locore_jumpvec_t;
    319            1.13  jonathan 
    320            1.38       cgd void	mips_set_wbflush(void (*)(void));
    321            1.62    simonb void	mips_wait_idle(void);
    322             1.1  jonathan 
    323            1.38       cgd void	stacktrace(void);
    324            1.38       cgd void	logstacktrace(void);
    325             1.1  jonathan 
    326   1.78.36.1.2.2      matt struct locoresw {
    327  1.78.36.1.2.16      matt 	void		(*lsw_cpu_switch_resume)(struct lwp *);
    328  1.78.36.1.2.16      matt 	uintptr_t	lsw_lwp_trampoline;
    329  1.78.36.1.2.16      matt 	void		(*lsw_cpu_idle)(void);
    330  1.78.36.1.2.16      matt 	uintptr_t	lsw_setfunc_trampoline;
    331  1.78.36.1.2.16      matt 	void		(*lsw_boot_secondary_processors)(void);
    332  1.78.36.1.2.16      matt 	int		(*lsw_send_ipi)(struct cpu_info *, int);
    333  1.78.36.1.2.16      matt 	void		(*lsw_cpu_offline_md)(void);
    334   1.78.36.1.2.2      matt };
    335   1.78.36.1.2.2      matt 
    336   1.78.36.1.2.7      matt struct mips_vmfreelist {
    337   1.78.36.1.2.7      matt 	paddr_t fl_start;
    338   1.78.36.1.2.7      matt 	paddr_t fl_end;
    339   1.78.36.1.2.7      matt 	int fl_freelist;
    340   1.78.36.1.2.7      matt };
    341   1.78.36.1.2.7      matt 
    342             1.1  jonathan /*
    343             1.1  jonathan  * The "active" locore-fuction vector, and
    344             1.1  jonathan  */
    345             1.1  jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
    346   1.78.36.1.2.2      matt extern struct locoresw mips_locoresw;
    347             1.1  jonathan 
    348            1.59    simonb #if    defined(MIPS1) && !defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64)
    349   1.78.36.1.2.8      matt #define tlb_set_asid		mips1_tlb_set_asid
    350  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips1_tlb_invalidate_asids
    351   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips1_tlb_invalidate_addr
    352  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips1_tlb_invalidate_globals
    353  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips1_tlb_invalidate_all
    354  1.78.36.1.2.15      matt #define tlb_record_asids	mips1_tlb_record_asids
    355   1.78.36.1.2.8      matt #define tlb_update		mips1_tlb_update
    356  1.78.36.1.2.16      matt #define tlb_enter		mips1_tlb_enter
    357   1.78.36.1.2.8      matt #define tlb_read_indexed	mips1_tlb_read_indexed
    358  1.78.36.1.2.14      matt #define wbflush			mips1_wbflush
    359            1.76      yamt #define lwp_trampoline		mips1_lwp_trampoline
    360       1.78.36.1       snj #define setfunc_trampoline	mips1_setfunc_trampoline
    361            1.60       uch #elif !defined(MIPS1) &&  defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64) && !defined(MIPS3_5900)
    362   1.78.36.1.2.8      matt #define tlb_set_asid		mips3_tlb_set_asid
    363  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips3_tlb_invalidate_asids
    364   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips3_tlb_invalidate_addr
    365  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips3_tlb_invalidate_globals
    366  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips3_tlb_invalidate_all
    367  1.78.36.1.2.15      matt #define tlb_record_asids	mips3_tlb_record_asids
    368   1.78.36.1.2.8      matt #define tlb_update		mips3_tlb_update
    369  1.78.36.1.2.16      matt #define tlb_enter		mips3_tlb_enter
    370   1.78.36.1.2.8      matt #define tlb_read_indexed	mips3_tlb_read_indexed
    371   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips3_tlb_write_indexed_VPS
    372            1.76      yamt #define lwp_trampoline		mips3_lwp_trampoline
    373       1.78.36.1       snj #define setfunc_trampoline	mips3_setfunc_trampoline
    374  1.78.36.1.2.14      matt #define wbflush			mips3_wbflush
    375            1.59    simonb #elif !defined(MIPS1) && !defined(MIPS3) &&  defined(MIPS32) && !defined(MIPS64)
    376   1.78.36.1.2.8      matt #define tlb_set_asid		mips32_tlb_set_asid
    377  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips32_tlb_invalidate_asids
    378   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips32_tlb_invalidate_addr
    379  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips32_tlb_invalidate_globals
    380  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips32_tlb_invalidate_all
    381  1.78.36.1.2.15      matt #define tlb_record_asids	mips32_tlb_record_asids
    382   1.78.36.1.2.8      matt #define tlb_update		mips32_tlb_update
    383  1.78.36.1.2.16      matt #define tlb_enter		mips32_tlb_enter
    384   1.78.36.1.2.8      matt #define tlb_read_indexed	mips32_tlb_read_indexed
    385   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips32_tlb_write_indexed_VPS
    386            1.76      yamt #define lwp_trampoline		mips32_lwp_trampoline
    387       1.78.36.1       snj #define setfunc_trampoline	mips32_setfunc_trampoline
    388  1.78.36.1.2.14      matt #define wbflush			mips32_wbflush
    389            1.59    simonb #elif !defined(MIPS1) && !defined(MIPS3) && !defined(MIPS32) &&  defined(MIPS64)
    390            1.59    simonb  /* all common with mips3 */
    391   1.78.36.1.2.8      matt #define tlb_set_asid		mips64_tlb_set_asid
    392  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips64_tlb_invalidate_asids
    393   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips64_tlb_invalidate_addr
    394  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips64_tlb_invalidate_globals
    395  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips64_tlb_invalidate_all
    396  1.78.36.1.2.15      matt #define tlb_record_asids	mips64_tlb_record_asids
    397   1.78.36.1.2.8      matt #define tlb_update		mips64_tlb_update
    398  1.78.36.1.2.16      matt #define tlb_enter		mips64_tlb_enter
    399   1.78.36.1.2.8      matt #define tlb_read_indexed	mips64_tlb_read_indexed
    400   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips64_tlb_write_indexed_VPS
    401            1.76      yamt #define lwp_trampoline		mips64_lwp_trampoline
    402       1.78.36.1       snj #define setfunc_trampoline	mips64_setfunc_trampoline
    403  1.78.36.1.2.14      matt #define wbflush			mips64_wbflush
    404            1.60       uch #elif !defined(MIPS1) &&  defined(MIPS3) && !defined(MIPS32) && !defined(MIPS64) && defined(MIPS3_5900)
    405   1.78.36.1.2.8      matt #define tlb_set_asid		mips5900_tlb_set_asid
    406  1.78.36.1.2.14      matt #define tlb_invalidate_asids	mips5900_tlb_invalidate_asids
    407   1.78.36.1.2.8      matt #define tlb_invalidate_addr	mips5900_tlb_invalidate_addr
    408  1.78.36.1.2.14      matt #define tlb_invalidate_globals	mips5900_tlb_invalidate_globals
    409  1.78.36.1.2.14      matt #define tlb_invalidate_all	mips5900_tlb_invalidate_all
    410  1.78.36.1.2.15      matt #define tlb_record_asids	mips5900_tlb_record_asids
    411   1.78.36.1.2.8      matt #define tlb_update		mips5900_tlb_update
    412  1.78.36.1.2.16      matt #define tlb_enter		mips5900_tlb_enter
    413   1.78.36.1.2.8      matt #define tlb_read_indexed	mips5900_tlb_read_indexed
    414   1.78.36.1.2.8      matt #define tlb_write_indexed_VPS	mips5900_tlb_write_indexed_VPS
    415            1.76      yamt #define lwp_trampoline		mips5900_lwp_trampoline
    416       1.78.36.1       snj #define setfunc_trampoline	mips5900_setfunc_trampoline
    417  1.78.36.1.2.14      matt #define wbflush			mips5900_wbflush
    418            1.59    simonb #else
    419  1.78.36.1.2.14      matt #define tlb_set_asid		(*mips_locore_jumpvec.ljv_tlb_set_asid)
    420  1.78.36.1.2.14      matt #define tlb_invalidate_asids	(*mips_locore_jumpvec.ljv_tlb_invalidate_asids)
    421  1.78.36.1.2.14      matt #define tlb_invalidate_addr	(*mips_locore_jumpvec.ljv_tlb_invalidate_addr)
    422  1.78.36.1.2.14      matt #define tlb_invalidate_globals	(*mips_locore_jumpvec.ljv_tlb_invalidate_globals)
    423  1.78.36.1.2.14      matt #define tlb_invalidate_all	(*mips_locore_jumpvec.ljv_tlb_invalidate_all)
    424  1.78.36.1.2.15      matt #define tlb_record_asids	(*mips_locore_jumpvec.ljv_tlb_record_asids)
    425  1.78.36.1.2.14      matt #define tlb_update		(*mips_locore_jumpvec.ljv_tlb_update)
    426  1.78.36.1.2.16      matt #define tlb_enter		(*mips_locore_jumpvec.ljv_tlb_enter)
    427  1.78.36.1.2.14      matt #define tlb_read_indexed	(*mips_locore_jumpvec.ljv_tlb_read_indexed)
    428  1.78.36.1.2.14      matt #define wbflush			(*mips_locore_jumpvec.ljv_wbflush)
    429   1.78.36.1.2.2      matt #define lwp_trampoline		mips_locoresw.lsw_lwp_trampoline
    430   1.78.36.1.2.2      matt #define setfunc_trampoline	mips_locoresw.lsw_setfunc_trampoline
    431            1.11  jonathan #endif
    432            1.31  nisimura 
    433   1.78.36.1.2.2      matt #define CPU_IDLE		mips_locoresw.lsw_cpu_idle
    434            1.11  jonathan 
    435            1.16    castor /* cpu_switch_resume is called inside locore.S */
    436             1.7  jonathan 
    437             1.7  jonathan /*
    438             1.7  jonathan  * CPU identification, from PRID register.
    439             1.7  jonathan  */
    440            1.70   tsutsui #define MIPS_PRID_REV(x)	(((x) >>  0) & 0x00ff)
    441            1.70   tsutsui #define MIPS_PRID_IMPL(x)	(((x) >>  8) & 0x00ff)
    442            1.45       cgd 
    443            1.59    simonb /* pre-MIPS32/64 */
    444            1.70   tsutsui #define MIPS_PRID_RSVD(x)	(((x) >> 16) & 0xffff)
    445            1.70   tsutsui #define MIPS_PRID_REV_MIN(x)	((MIPS_PRID_REV(x) >> 0) & 0x0f)
    446            1.70   tsutsui #define MIPS_PRID_REV_MAJ(x)	((MIPS_PRID_REV(x) >> 4) & 0x0f)
    447            1.45       cgd 
    448            1.59    simonb /* MIPS32/64 */
    449            1.70   tsutsui #define MIPS_PRID_CID(x)	(((x) >> 16) & 0x00ff)	/* Company ID */
    450            1.70   tsutsui #define     MIPS_PRID_CID_PREHISTORIC	0x00	/* Not MIPS32/64 */
    451            1.70   tsutsui #define     MIPS_PRID_CID_MTI		0x01	/* MIPS Technologies, Inc. */
    452            1.70   tsutsui #define     MIPS_PRID_CID_BROADCOM	0x02	/* Broadcom */
    453            1.70   tsutsui #define     MIPS_PRID_CID_ALCHEMY	0x03	/* Alchemy Semiconductor */
    454            1.70   tsutsui #define     MIPS_PRID_CID_SIBYTE	0x04	/* SiByte */
    455            1.70   tsutsui #define     MIPS_PRID_CID_SANDCRAFT	0x05	/* SandCraft */
    456            1.70   tsutsui #define     MIPS_PRID_CID_PHILIPS	0x06	/* Philips */
    457            1.70   tsutsui #define     MIPS_PRID_CID_TOSHIBA	0x07	/* Toshiba */
    458            1.70   tsutsui #define     MIPS_PRID_CID_LSI		0x08	/* LSI */
    459            1.67    simonb 				/*	0x09	unannounced */
    460            1.67    simonb 				/*	0x0a	unannounced */
    461            1.70   tsutsui #define     MIPS_PRID_CID_LEXRA		0x0b	/* Lexra */
    462   1.78.36.1.2.3      matt #define     MIPS_PRID_CID_RMI		0x0c	/* RMI / NetLogic */
    463            1.70   tsutsui #define MIPS_PRID_COPTS(x)	(((x) >> 24) & 0x00ff)	/* Company Options */
    464             1.6  jonathan 
    465             1.6  jonathan #ifdef _KERNEL
    466             1.6  jonathan /*
    467             1.6  jonathan  * Global variables used to communicate CPU type, and parameters
    468             1.6  jonathan  * such as cache size, from locore to higher-level code (e.g., pmap).
    469             1.6  jonathan  */
    470            1.75  christos void mips_pagecopy(void *dst, void *src);
    471            1.75  christos void mips_pagezero(void *dst);
    472            1.19  jonathan 
    473            1.59    simonb #ifdef __HAVE_MIPS_MACHDEP_CACHE_CONFIG
    474            1.59    simonb void mips_machdep_cache_config(void);
    475            1.59    simonb #endif
    476            1.59    simonb 
    477            1.19  jonathan /*
    478            1.20    simonb  * trapframe argument passed to trap()
    479            1.19  jonathan  */
    480            1.64   thorpej 
    481  1.78.36.1.2.11      matt #if 0
    482  1.78.36.1.2.11      matt #define TF_AST		0		/* really zero */
    483  1.78.36.1.2.11      matt #define TF_V0		_R_V0
    484  1.78.36.1.2.11      matt #define TF_V1		_R_V1
    485  1.78.36.1.2.11      matt #define TF_A0		_R_A0
    486  1.78.36.1.2.11      matt #define TF_A1		_R_A1
    487  1.78.36.1.2.11      matt #define TF_A2		_R_A2
    488  1.78.36.1.2.11      matt #define TF_A3		_R_A3
    489  1.78.36.1.2.11      matt #define TF_T0		_R_T0
    490  1.78.36.1.2.11      matt #define TF_T1		_R_T1
    491  1.78.36.1.2.11      matt #define TF_T2		_R_T2
    492  1.78.36.1.2.11      matt #define TF_T3		_R_T3
    493            1.64   thorpej 
    494            1.64   thorpej #if defined(__mips_n32) || defined(__mips_n64)
    495  1.78.36.1.2.11      matt #define TF_A4		_R_A4
    496  1.78.36.1.2.11      matt #define TF_A5		_R_A5
    497  1.78.36.1.2.11      matt #define TF_A6		_R_A6
    498  1.78.36.1.2.11      matt #define TF_A7		_R_A7
    499            1.64   thorpej #else
    500  1.78.36.1.2.11      matt #define TF_T4		_R_T4
    501  1.78.36.1.2.11      matt #define TF_T5		_R_T5
    502  1.78.36.1.2.11      matt #define TF_T6		_R_T6
    503  1.78.36.1.2.11      matt #define TF_T7		_R_T7
    504            1.64   thorpej #endif /* __mips_n32 || __mips_n64 */
    505            1.64   thorpej 
    506  1.78.36.1.2.11      matt #define TF_TA0		_R_TA0
    507  1.78.36.1.2.11      matt #define TF_TA1		_R_TA1
    508  1.78.36.1.2.11      matt #define TF_TA2		_R_TA2
    509  1.78.36.1.2.11      matt #define TF_TA3		_R_TA3
    510  1.78.36.1.2.11      matt 
    511  1.78.36.1.2.11      matt #define TF_T8		_R_T8
    512  1.78.36.1.2.11      matt #define TF_T9		_R_T9
    513  1.78.36.1.2.11      matt 
    514  1.78.36.1.2.11      matt #define TF_RA		_R_RA
    515  1.78.36.1.2.11      matt #define TF_SR		_R_SR
    516  1.78.36.1.2.11      matt #define TF_MULLO	_R_MULLO
    517  1.78.36.1.2.11      matt #define TF_MULHI	_R_MULLO
    518  1.78.36.1.2.11      matt #define TF_EPC		_R_PC		/* may be changed by trap() call */
    519            1.65   thorpej 
    520  1.78.36.1.2.11      matt #define	TF_NREGS	(sizeof(struct reg) / sizeof(mips_reg_t))
    521  1.78.36.1.2.11      matt #endif
    522            1.64   thorpej 
    523            1.19  jonathan struct trapframe {
    524  1.78.36.1.2.11      matt 	struct reg tf_registers;
    525  1.78.36.1.2.11      matt #define	tf_regs	tf_registers.r_regs
    526   1.78.36.1.2.2      matt 	uint32_t   tf_ppl;		/* previous priority level */
    527   1.78.36.1.2.2      matt 	mips_reg_t tf_pad;		/* for 8 byte aligned */
    528            1.19  jonathan };
    529            1.19  jonathan 
    530  1.78.36.1.2.11      matt CTASSERT(sizeof(struct trapframe) % (4*sizeof(mips_reg_t)) == 0);
    531  1.78.36.1.2.11      matt 
    532            1.19  jonathan /*
    533            1.19  jonathan  * Stack frame for kernel traps. four args passed in registers.
    534            1.19  jonathan  * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
    535            1.19  jonathan  * is used to avoid alignment problems
    536            1.19  jonathan  */
    537            1.19  jonathan 
    538            1.19  jonathan struct kernframe {
    539   1.78.36.1.2.1      matt #if defined(__mips_o32) || defined(__mips_o64)
    540            1.19  jonathan 	register_t cf_args[4 + 1];
    541   1.78.36.1.2.1      matt #if defined(__mips_o32)
    542  1.78.36.1.2.11      matt 	register_t cf_pad;		/* (for 8 byte alignment) */
    543   1.78.36.1.2.1      matt #endif
    544   1.78.36.1.2.1      matt #endif
    545   1.78.36.1.2.1      matt #if defined(__mips_n32) || defined(__mips_n64)
    546   1.78.36.1.2.4      matt 	register_t cf_pad[2];		/* for 16 byte alignment */
    547   1.78.36.1.2.1      matt #endif
    548            1.19  jonathan 	register_t cf_sp;
    549            1.19  jonathan 	register_t cf_ra;
    550            1.19  jonathan 	struct trapframe cf_frame;
    551            1.19  jonathan };
    552  1.78.36.1.2.11      matt 
    553  1.78.36.1.2.11      matt CTASSERT(sizeof(struct kernframe) % (2*sizeof(mips_reg_t)) == 0);
    554  1.78.36.1.2.11      matt 
    555            1.61    simonb #endif	/* _KERNEL */
    556             1.1  jonathan #endif	/* _MIPS_LOCORE_H */
    557