Home | History | Annotate | Line # | Download | only in include
locore.h revision 1.78.36.1.2.28
      1  1.78.36.1.2.28      matt /* $NetBSD: locore.h,v 1.78.36.1.2.28 2010/12/29 08:13:37 matt Exp $ */
      2  1.78.36.1.2.14      matt 
      3  1.78.36.1.2.14      matt /*
      4  1.78.36.1.2.14      matt  * This file should not be included by MI code!!!
      5  1.78.36.1.2.14      matt  */
      6             1.1  jonathan 
      7             1.1  jonathan /*
      8             1.1  jonathan  * Copyright 1996 The Board of Trustees of The Leland Stanford
      9             1.1  jonathan  * Junior University. All Rights Reserved.
     10             1.1  jonathan  *
     11             1.1  jonathan  * Permission to use, copy, modify, and distribute this
     12             1.1  jonathan  * software and its documentation for any purpose and without
     13             1.1  jonathan  * fee is hereby granted, provided that the above copyright
     14             1.1  jonathan  * notice appear in all copies.  Stanford University
     15             1.1  jonathan  * makes no representations about the suitability of this
     16             1.1  jonathan  * software for any purpose.  It is provided "as is" without
     17             1.1  jonathan  * express or implied warranty.
     18             1.1  jonathan  */
     19             1.1  jonathan 
     20             1.1  jonathan /*
     21            1.68       wiz  * Jump table for MIPS CPU locore functions that are implemented
     22             1.1  jonathan  * differently on different generations, or instruction-level
     23             1.1  jonathan  * archtecture (ISA) level, the Mips family.
     24             1.1  jonathan  *
     25            1.33     soren  * We currently provide support for MIPS I and MIPS III.
     26             1.1  jonathan  */
     27             1.1  jonathan 
     28             1.1  jonathan #ifndef _MIPS_LOCORE_H
     29            1.70   tsutsui #define _MIPS_LOCORE_H
     30             1.2  jonathan 
     31            1.17    castor #ifndef _LKM
     32            1.32     soren #include "opt_cputype.h"
     33            1.17    castor #endif
     34            1.16    castor 
     35            1.59    simonb #include <mips/cpuregs.h>
     36  1.78.36.1.2.11      matt #include <mips/reg.h>
     37            1.59    simonb 
     38   1.78.36.1.2.8      matt struct tlbmask;
     39  1.78.36.1.2.27      matt struct trapframe;
     40  1.78.36.1.2.27      matt 
     41  1.78.36.1.2.27      matt void	trap(uint32_t, uint32_t, vaddr_t, vaddr_t, struct trapframe *);
     42  1.78.36.1.2.27      matt void	ast(void);
     43  1.78.36.1.2.27      matt 
     44  1.78.36.1.2.27      matt void	mips_fpu_trap(vaddr_t, struct trapframe *);
     45  1.78.36.1.2.27      matt void	mips_fpu_intr(vaddr_t, struct trapframe *);
     46  1.78.36.1.2.27      matt 
     47  1.78.36.1.2.27      matt vaddr_t mips_emul_branch(struct trapframe *, vaddr_t, uint32_t, bool);
     48  1.78.36.1.2.27      matt void	mips_emul_inst(uint32_t, uint32_t, vaddr_t, struct trapframe *);
     49  1.78.36.1.2.27      matt 
     50  1.78.36.1.2.27      matt void	mips_emul_fp(uint32_t, struct trapframe *, uint32_t);
     51  1.78.36.1.2.27      matt void	mips_emul_branchdelayslot(uint32_t, struct trapframe *, uint32_t);
     52  1.78.36.1.2.27      matt 
     53  1.78.36.1.2.27      matt void	mips_emul_lwc0(uint32_t, struct trapframe *, uint32_t);
     54  1.78.36.1.2.27      matt void	mips_emul_swc0(uint32_t, struct trapframe *, uint32_t);
     55  1.78.36.1.2.27      matt void	mips_emul_special(uint32_t, struct trapframe *, uint32_t);
     56  1.78.36.1.2.27      matt void	mips_emul_special3(uint32_t, struct trapframe *, uint32_t);
     57  1.78.36.1.2.27      matt 
     58  1.78.36.1.2.27      matt void	mips_emul_lwc1(uint32_t, struct trapframe *, uint32_t);
     59  1.78.36.1.2.27      matt void	mips_emul_swc1(uint32_t, struct trapframe *, uint32_t);
     60  1.78.36.1.2.27      matt void	mips_emul_ldc1(uint32_t, struct trapframe *, uint32_t);
     61  1.78.36.1.2.27      matt void	mips_emul_sdc1(uint32_t, struct trapframe *, uint32_t);
     62  1.78.36.1.2.27      matt 
     63  1.78.36.1.2.27      matt void	mips_emul_lb(uint32_t, struct trapframe *, uint32_t);
     64  1.78.36.1.2.27      matt void	mips_emul_lbu(uint32_t, struct trapframe *, uint32_t);
     65  1.78.36.1.2.27      matt void	mips_emul_lh(uint32_t, struct trapframe *, uint32_t);
     66  1.78.36.1.2.27      matt void	mips_emul_lhu(uint32_t, struct trapframe *, uint32_t);
     67  1.78.36.1.2.27      matt void	mips_emul_lw(uint32_t, struct trapframe *, uint32_t);
     68  1.78.36.1.2.27      matt void	mips_emul_lwl(uint32_t, struct trapframe *, uint32_t);
     69  1.78.36.1.2.27      matt void	mips_emul_lwr(uint32_t, struct trapframe *, uint32_t);
     70  1.78.36.1.2.27      matt #if defined(__mips_n32) || defined(__mips_n64) || defined(__mips_o64)
     71  1.78.36.1.2.27      matt void	mips_emul_lwu(uint32_t, struct trapframe *, uint32_t);
     72  1.78.36.1.2.27      matt void	mips_emul_ld(uint32_t, struct trapframe *, uint32_t);
     73  1.78.36.1.2.27      matt void	mips_emul_ldl(uint32_t, struct trapframe *, uint32_t);
     74  1.78.36.1.2.27      matt void	mips_emul_ldr(uint32_t, struct trapframe *, uint32_t);
     75  1.78.36.1.2.27      matt #endif
     76  1.78.36.1.2.27      matt void	mips_emul_sb(uint32_t, struct trapframe *, uint32_t);
     77  1.78.36.1.2.27      matt void	mips_emul_sh(uint32_t, struct trapframe *, uint32_t);
     78  1.78.36.1.2.27      matt void	mips_emul_sw(uint32_t, struct trapframe *, uint32_t);
     79  1.78.36.1.2.27      matt void	mips_emul_swl(uint32_t, struct trapframe *, uint32_t);
     80  1.78.36.1.2.27      matt void	mips_emul_swr(uint32_t, struct trapframe *, uint32_t);
     81  1.78.36.1.2.27      matt #if defined(__mips_n32) || defined(__mips_n64) || defined(__mips_o64)
     82  1.78.36.1.2.27      matt void	mips_emul_sd(uint32_t, struct trapframe *, uint32_t);
     83  1.78.36.1.2.27      matt void	mips_emul_sdl(uint32_t, struct trapframe *, uint32_t);
     84  1.78.36.1.2.27      matt void	mips_emul_sdr(uint32_t, struct trapframe *, uint32_t);
     85  1.78.36.1.2.27      matt #endif
     86            1.38       cgd 
     87            1.59    simonb uint32_t mips_cp0_cause_read(void);
     88            1.59    simonb void	mips_cp0_cause_write(uint32_t);
     89            1.59    simonb uint32_t mips_cp0_status_read(void);
     90            1.59    simonb void	mips_cp0_status_write(uint32_t);
     91            1.29    simonb 
     92  1.78.36.1.2.16      matt void	softint_process(uint32_t);
     93  1.78.36.1.2.16      matt void	softint_fast_dispatch(struct lwp *, int);
     94  1.78.36.1.2.16      matt 
     95  1.78.36.1.2.19      matt /*
     96  1.78.36.1.2.19      matt  * Convert an address to an offset used in a MIPS jump instruction.  The offset
     97  1.78.36.1.2.19      matt  * contains the low 28 bits (allowing a jump to anywhere within the same 256MB
     98  1.78.36.1.2.19      matt  * segment of address space) of the address but since mips instructions are
     99  1.78.36.1.2.19      matt  * always on a 4 byte boundary the low 2 bits are always zero so the 28 bits
    100  1.78.36.1.2.19      matt  * get shifted right by 2 bits leaving us with a 26 bit result.  To make the
    101  1.78.36.1.2.19      matt  * offset, we shift left to clear the upper four bits and then right by 6.
    102  1.78.36.1.2.19      matt  */
    103  1.78.36.1.2.19      matt #define	fixup_addr2offset(x)	((((uint32_t)(uintptr_t)(x)) << 4) >> 6)
    104  1.78.36.1.2.16      matt typedef bool (*mips_fixup_callback_t)(int32_t, uint32_t [2]);
    105  1.78.36.1.2.19      matt struct mips_jump_fixup_info {
    106  1.78.36.1.2.19      matt 	uint32_t jfi_stub;
    107  1.78.36.1.2.19      matt 	uint32_t jfi_real;
    108  1.78.36.1.2.19      matt };
    109  1.78.36.1.2.16      matt 
    110  1.78.36.1.2.17      matt void	fixup_splcalls(void);				/* splstubs.c */
    111  1.78.36.1.2.16      matt bool	mips_fixup_exceptions(mips_fixup_callback_t);
    112  1.78.36.1.2.16      matt bool	mips_fixup_zero_relative(int32_t, uint32_t [2]);
    113  1.78.36.1.2.26      matt void	mips_fixup_stubs(uint32_t *, uint32_t *);
    114  1.78.36.1.2.17      matt 
    115  1.78.36.1.2.26      matt /*
    116  1.78.36.1.2.26      matt  * Define these stubs...
    117  1.78.36.1.2.26      matt  */
    118  1.78.36.1.2.17      matt void	mips_cpu_switch_resume(struct lwp *);
    119  1.78.36.1.2.26      matt void	tlb_set_asid(uint32_t);
    120  1.78.36.1.2.26      matt void	tlb_invalidate_all(void);
    121  1.78.36.1.2.26      matt void	tlb_invalidate_globals(void);
    122  1.78.36.1.2.26      matt void	tlb_invalidate_asids(uint32_t, uint32_t);
    123  1.78.36.1.2.26      matt void	tlb_invalidate_addr(vaddr_t);
    124  1.78.36.1.2.26      matt u_int	tlb_record_asids(u_long *, uint32_t);
    125  1.78.36.1.2.26      matt int	tlb_update(vaddr_t, uint32_t);
    126  1.78.36.1.2.26      matt void	tlb_enter(size_t, vaddr_t, uint32_t);
    127  1.78.36.1.2.26      matt void	tlb_read_indexed(size_t, struct tlbmask *);
    128  1.78.36.1.2.27      matt void	tlb_write_indexed(size_t, const struct tlbmask *);
    129  1.78.36.1.2.26      matt void	wbflush(void);
    130            1.77   tsutsui 
    131            1.59    simonb #ifdef MIPS1
    132  1.78.36.1.2.14      matt void	mips1_tlb_invalidate_all(void);
    133            1.38       cgd 
    134            1.58   thorpej uint32_t tx3900_cp0_config_read(void);
    135            1.59    simonb #endif
    136            1.38       cgd 
    137            1.59    simonb #if defined(MIPS3) || defined(MIPS4)
    138  1.78.36.1.2.14      matt void	mips3_tlb_invalidate_all(void);
    139            1.75  christos void	mips3_pagezero(void *dst);
    140            1.38       cgd 
    141            1.59    simonb #ifdef MIPS3_5900
    142  1.78.36.1.2.14      matt void	mips5900_tlb_invalidate_all(void);
    143            1.75  christos void	mips5900_pagezero(void *dst);
    144            1.59    simonb #endif
    145  1.78.36.1.2.26      matt #endif /* MIPS3 || MIPS4 */
    146            1.49       cgd 
    147            1.59    simonb #ifdef MIPS32
    148  1.78.36.1.2.14      matt void	mips32_tlb_invalidate_all(void);
    149            1.59    simonb #endif
    150            1.59    simonb 
    151            1.59    simonb #ifdef MIPS64
    152  1.78.36.1.2.14      matt void	mips64_tlb_invalidate_all(void);
    153            1.75  christos void	mips64_pagezero(void *dst);
    154            1.59    simonb #endif
    155            1.49       cgd 
    156            1.63    simonb #if defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)
    157            1.59    simonb uint32_t mips3_cp0_compare_read(void);
    158            1.59    simonb void	mips3_cp0_compare_write(uint32_t);
    159            1.49       cgd 
    160            1.59    simonb uint32_t mips3_cp0_config_read(void);
    161            1.59    simonb void	mips3_cp0_config_write(uint32_t);
    162            1.63    simonb #if defined(MIPS32) || defined(MIPS64)
    163            1.59    simonb uint32_t mipsNN_cp0_config1_read(void);
    164            1.59    simonb void	mipsNN_cp0_config1_write(uint32_t);
    165            1.63    simonb uint32_t mipsNN_cp0_config2_read(void);
    166            1.63    simonb uint32_t mipsNN_cp0_config3_read(void);
    167            1.63    simonb #endif
    168            1.59    simonb 
    169            1.59    simonb uint32_t mips3_cp0_count_read(void);
    170            1.59    simonb void	mips3_cp0_count_write(uint32_t);
    171            1.59    simonb 
    172            1.59    simonb uint32_t mips3_cp0_wired_read(void);
    173            1.59    simonb void	mips3_cp0_wired_write(uint32_t);
    174            1.69   tsutsui void	mips3_cp0_pg_mask_write(uint32_t);
    175            1.59    simonb 
    176   1.78.36.1.2.1      matt #if defined(__GNUC__) && !defined(__mips_o32)
    177   1.78.36.1.2.1      matt static inline uint64_t
    178   1.78.36.1.2.5      matt mips3_ld(const volatile uint64_t *va)
    179   1.78.36.1.2.1      matt {
    180   1.78.36.1.2.1      matt 	uint64_t rv;
    181   1.78.36.1.2.1      matt #if defined(__mips_o32)
    182   1.78.36.1.2.1      matt 	uint32_t sr;
    183   1.78.36.1.2.1      matt 
    184   1.78.36.1.2.1      matt 	sr = mips_cp0_status_read();
    185   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr & ~MIPS_SR_INT_IE);
    186   1.78.36.1.2.1      matt 
    187   1.78.36.1.2.1      matt 	__asm volatile(
    188   1.78.36.1.2.1      matt 		".set push		\n\t"
    189   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    190   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    191   1.78.36.1.2.1      matt 		".set noat		\n\t"
    192   1.78.36.1.2.1      matt 		"ld	%M0,0(%1)	\n\t"
    193   1.78.36.1.2.1      matt 		"dsll32	%L0,%M0,0	\n\t"
    194   1.78.36.1.2.1      matt 		"dsra32	%M0,%M0,0	\n\t"		/* high word */
    195   1.78.36.1.2.1      matt 		"dsra32	%L0,%L0,0	\n\t"		/* low word */
    196   1.78.36.1.2.1      matt 		"ld	%0,0(%1)	\n\t"
    197   1.78.36.1.2.1      matt 		".set pop"
    198   1.78.36.1.2.1      matt 	    : "=d"(rv)
    199   1.78.36.1.2.1      matt 	    : "r"(va));
    200   1.78.36.1.2.1      matt 
    201   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr);
    202   1.78.36.1.2.1      matt #elif defined(_LP64)
    203   1.78.36.1.2.1      matt 	rv = *va;
    204   1.78.36.1.2.1      matt #else
    205   1.78.36.1.2.1      matt 	__asm volatile("ld	%0,0(%1)" : "=d"(rv) : "r"(va));
    206   1.78.36.1.2.1      matt #endif
    207   1.78.36.1.2.1      matt 
    208   1.78.36.1.2.1      matt 	return rv;
    209   1.78.36.1.2.1      matt }
    210   1.78.36.1.2.1      matt static inline void
    211   1.78.36.1.2.5      matt mips3_sd(volatile uint64_t *va, uint64_t v)
    212   1.78.36.1.2.1      matt {
    213   1.78.36.1.2.1      matt #if defined(__mips_o32)
    214   1.78.36.1.2.1      matt 	uint32_t sr;
    215   1.78.36.1.2.1      matt 
    216   1.78.36.1.2.1      matt 	sr = mips_cp0_status_read();
    217   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr & ~MIPS_SR_INT_IE);
    218   1.78.36.1.2.1      matt 
    219   1.78.36.1.2.1      matt 	__asm volatile(
    220   1.78.36.1.2.1      matt 		".set push		\n\t"
    221   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    222   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    223   1.78.36.1.2.1      matt 		".set noat		\n\t"
    224   1.78.36.1.2.1      matt 		"dsll32	%M0,%M0,0	\n\t"
    225   1.78.36.1.2.1      matt 		"dsll32	%L0,%L0,0	\n\t"
    226   1.78.36.1.2.1      matt 		"dsrl32	%L0,%L0,0	\n\t"
    227   1.78.36.1.2.1      matt 		"or	%0,%L0,%M0	\n\t"
    228   1.78.36.1.2.1      matt 		"sd	%0,0(%1)	\n\t"
    229   1.78.36.1.2.1      matt 		".set pop"
    230   1.78.36.1.2.1      matt 	    : "=d"(v) : "0"(v), "r"(va));
    231   1.78.36.1.2.1      matt 
    232   1.78.36.1.2.1      matt 	mips_cp0_status_write(sr);
    233   1.78.36.1.2.1      matt #elif defined(_LP64)
    234   1.78.36.1.2.1      matt 	*va = v;
    235   1.78.36.1.2.1      matt #else
    236   1.78.36.1.2.1      matt 	__asm volatile("sd	%0,0(%1)" :: "r"(v), "r"(va));
    237   1.78.36.1.2.1      matt #endif
    238   1.78.36.1.2.1      matt }
    239   1.78.36.1.2.1      matt #else
    240   1.78.36.1.2.5      matt uint64_t mips3_ld(volatile uint64_t *va);
    241   1.78.36.1.2.5      matt void	mips3_sd(volatile uint64_t *, uint64_t);
    242   1.78.36.1.2.1      matt #endif	/* __GNUC__ */
    243            1.63    simonb #endif	/* MIPS3 || MIPS4 || MIPS32 || MIPS64 */
    244            1.59    simonb 
    245            1.63    simonb #if defined(MIPS3) || defined(MIPS4) || defined(MIPS64)
    246            1.74     perry static __inline uint32_t	mips3_lw_a64(uint64_t addr)
    247            1.59    simonb 		    __attribute__((__unused__));
    248            1.74     perry static __inline void	mips3_sw_a64(uint64_t addr, uint32_t val)
    249            1.59    simonb 		    __attribute__ ((__unused__));
    250            1.59    simonb 
    251            1.74     perry static __inline uint32_t
    252            1.59    simonb mips3_lw_a64(uint64_t addr)
    253            1.59    simonb {
    254            1.59    simonb 	uint32_t rv;
    255   1.78.36.1.2.1      matt #if defined(__mips_o32)
    256            1.59    simonb 	uint32_t sr;
    257            1.59    simonb 
    258            1.59    simonb 	sr = mips_cp0_status_read();
    259   1.78.36.1.2.1      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    260            1.59    simonb 
    261   1.78.36.1.2.1      matt 	__asm volatile (
    262   1.78.36.1.2.1      matt 		".set push		\n\t"
    263   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    264   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    265   1.78.36.1.2.1      matt 		".set noat		\n\t"
    266   1.78.36.1.2.1      matt 		"dsll32	%M1,%M1,0	\n\t"
    267   1.78.36.1.2.1      matt 		"dsll32	%L1,%L1,0	\n\t"
    268  1.78.36.1.2.10     cyber 		"dsrl32	%L1,%L1,0	\n\t"
    269   1.78.36.1.2.1      matt 		"or	%1,%M1,%L1	\n\t"
    270   1.78.36.1.2.1      matt 		"lw	%0, 0(%1)	\n\t"
    271   1.78.36.1.2.1      matt 		".set pop"
    272   1.78.36.1.2.1      matt 	    : "=r"(rv), "=d"(addr)
    273   1.78.36.1.2.1      matt 	    : "1"(addr)
    274   1.78.36.1.2.1      matt 	    );
    275            1.59    simonb 
    276            1.59    simonb 	mips_cp0_status_write(sr);
    277  1.78.36.1.2.23      matt #elif defined(__mips_n32)
    278  1.78.36.1.2.23      matt 	uint32_t sr = mips_cp0_status_read();
    279  1.78.36.1.2.23      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    280  1.78.36.1.2.24      matt 	__asm volatile("lw	%0, 0(%1)" : "=r"(rv) : "d"(addr));
    281  1.78.36.1.2.23      matt 	mips_cp0_status_write(sr);
    282   1.78.36.1.2.1      matt #elif defined(_LP64)
    283   1.78.36.1.2.1      matt 	rv = *(const uint32_t *)addr;
    284   1.78.36.1.2.1      matt #else
    285  1.78.36.1.2.24      matt #error unknown ABI
    286   1.78.36.1.2.1      matt #endif
    287            1.59    simonb 	return (rv);
    288            1.59    simonb }
    289            1.59    simonb 
    290            1.74     perry static __inline void
    291            1.59    simonb mips3_sw_a64(uint64_t addr, uint32_t val)
    292            1.59    simonb {
    293   1.78.36.1.2.1      matt #if defined(__mips_o32)
    294            1.59    simonb 	uint32_t sr;
    295            1.59    simonb 
    296            1.59    simonb 	sr = mips_cp0_status_read();
    297   1.78.36.1.2.1      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    298            1.59    simonb 
    299   1.78.36.1.2.1      matt 	__asm volatile (
    300   1.78.36.1.2.1      matt 		".set push		\n\t"
    301   1.78.36.1.2.1      matt 		".set mips3		\n\t"
    302   1.78.36.1.2.1      matt 		".set noreorder		\n\t"
    303   1.78.36.1.2.1      matt 		".set noat		\n\t"
    304   1.78.36.1.2.1      matt 		"dsll32	%M0,%M0,0	\n\t"
    305   1.78.36.1.2.1      matt 		"dsll32	%L0,%L0,0	\n\t"
    306  1.78.36.1.2.10     cyber 		"dsrl32	%L0,%L0,0	\n\t"
    307   1.78.36.1.2.1      matt 		"or	%0,%M0,%L0	\n\t"
    308   1.78.36.1.2.1      matt 		"sw	%1, 0(%0)	\n\t"
    309   1.78.36.1.2.1      matt 		".set pop"
    310   1.78.36.1.2.1      matt 	    : "=d"(addr): "r"(val), "0"(addr)
    311   1.78.36.1.2.1      matt 	    );
    312            1.44       cgd 
    313            1.59    simonb 	mips_cp0_status_write(sr);
    314  1.78.36.1.2.23      matt #elif defined(__mips_n32)
    315  1.78.36.1.2.23      matt 	uint32_t sr = mips_cp0_status_read();
    316  1.78.36.1.2.23      matt 	mips_cp0_status_write((sr & ~MIPS_SR_INT_IE) | MIPS3_SR_KX);
    317  1.78.36.1.2.24      matt 	__asm volatile("sw	%1, 0(%0)" :: "d"(addr), "r"(val));
    318  1.78.36.1.2.23      matt 	mips_cp0_status_write(sr);
    319   1.78.36.1.2.1      matt #elif defined(_LP64)
    320   1.78.36.1.2.1      matt 	*(uint32_t *)addr = val;
    321   1.78.36.1.2.1      matt #else
    322  1.78.36.1.2.24      matt #error unknown ABI
    323   1.78.36.1.2.1      matt #endif
    324            1.59    simonb }
    325            1.63    simonb #endif	/* MIPS3 || MIPS4 || MIPS64 */
    326             1.7  jonathan 
    327             1.1  jonathan /*
    328            1.58   thorpej  * A vector with an entry for each mips-ISA-level dependent
    329             1.1  jonathan  * locore function, and macros which jump through it.
    330             1.1  jonathan  */
    331             1.1  jonathan typedef struct  {
    332  1.78.36.1.2.27      matt 	void	(*ljv_cpu_switch_resume)(struct lwp *);
    333  1.78.36.1.2.27      matt 	intptr_t ljv_lwp_trampoline;
    334  1.78.36.1.2.27      matt 	intptr_t ljv_setfunc_trampoline;
    335  1.78.36.1.2.28      matt 	void	(*ljv_wbflush)(void);
    336  1.78.36.1.2.16      matt 	void	(*ljv_tlb_set_asid)(uint32_t pid);
    337  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_asids)(uint32_t, uint32_t);
    338  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_addr)(vaddr_t);
    339  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_globals)(void);
    340  1.78.36.1.2.16      matt 	void	(*ljv_tlb_invalidate_all)(void);
    341  1.78.36.1.2.16      matt 	u_int	(*ljv_tlb_record_asids)(u_long *, uint32_t);
    342  1.78.36.1.2.16      matt 	int	(*ljv_tlb_update)(vaddr_t, uint32_t);
    343  1.78.36.1.2.16      matt 	void	(*ljv_tlb_enter)(size_t, vaddr_t, uint32_t);
    344  1.78.36.1.2.16      matt 	void	(*ljv_tlb_read_indexed)(size_t, struct tlbmask *);
    345  1.78.36.1.2.27      matt 	void	(*ljv_tlb_write_indexed)(size_t, const struct tlbmask *);
    346             1.1  jonathan } mips_locore_jumpvec_t;
    347            1.13  jonathan 
    348            1.38       cgd void	mips_set_wbflush(void (*)(void));
    349            1.62    simonb void	mips_wait_idle(void);
    350             1.1  jonathan 
    351            1.38       cgd void	stacktrace(void);
    352            1.38       cgd void	logstacktrace(void);
    353             1.1  jonathan 
    354  1.78.36.1.2.28      matt struct cpu_info;
    355  1.78.36.1.2.28      matt struct splsw;
    356  1.78.36.1.2.28      matt 
    357   1.78.36.1.2.2      matt struct locoresw {
    358  1.78.36.1.2.27      matt 	void		(*lsw_wbflush)(void);
    359  1.78.36.1.2.16      matt 	void		(*lsw_cpu_idle)(void);
    360  1.78.36.1.2.16      matt 	int		(*lsw_send_ipi)(struct cpu_info *, int);
    361  1.78.36.1.2.16      matt 	void		(*lsw_cpu_offline_md)(void);
    362  1.78.36.1.2.21      matt 	void		(*lsw_cpu_init)(struct cpu_info *);
    363  1.78.36.1.2.25     cliff 	int		(*lsw_bus_error)(unsigned int);
    364   1.78.36.1.2.2      matt };
    365   1.78.36.1.2.2      matt 
    366   1.78.36.1.2.7      matt struct mips_vmfreelist {
    367   1.78.36.1.2.7      matt 	paddr_t fl_start;
    368   1.78.36.1.2.7      matt 	paddr_t fl_end;
    369   1.78.36.1.2.7      matt 	int fl_freelist;
    370   1.78.36.1.2.7      matt };
    371   1.78.36.1.2.7      matt 
    372             1.1  jonathan /*
    373             1.1  jonathan  * The "active" locore-fuction vector, and
    374             1.1  jonathan  */
    375             1.1  jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
    376   1.78.36.1.2.2      matt extern struct locoresw mips_locoresw;
    377  1.78.36.1.2.22     cliff extern void mips_vector_init(const struct splsw *);
    378             1.1  jonathan 
    379             1.7  jonathan /*
    380             1.7  jonathan  * CPU identification, from PRID register.
    381             1.7  jonathan  */
    382            1.70   tsutsui #define MIPS_PRID_REV(x)	(((x) >>  0) & 0x00ff)
    383            1.70   tsutsui #define MIPS_PRID_IMPL(x)	(((x) >>  8) & 0x00ff)
    384            1.45       cgd 
    385            1.59    simonb /* pre-MIPS32/64 */
    386            1.70   tsutsui #define MIPS_PRID_RSVD(x)	(((x) >> 16) & 0xffff)
    387            1.70   tsutsui #define MIPS_PRID_REV_MIN(x)	((MIPS_PRID_REV(x) >> 0) & 0x0f)
    388            1.70   tsutsui #define MIPS_PRID_REV_MAJ(x)	((MIPS_PRID_REV(x) >> 4) & 0x0f)
    389            1.45       cgd 
    390            1.59    simonb /* MIPS32/64 */
    391            1.70   tsutsui #define MIPS_PRID_CID(x)	(((x) >> 16) & 0x00ff)	/* Company ID */
    392            1.70   tsutsui #define     MIPS_PRID_CID_PREHISTORIC	0x00	/* Not MIPS32/64 */
    393            1.70   tsutsui #define     MIPS_PRID_CID_MTI		0x01	/* MIPS Technologies, Inc. */
    394            1.70   tsutsui #define     MIPS_PRID_CID_BROADCOM	0x02	/* Broadcom */
    395            1.70   tsutsui #define     MIPS_PRID_CID_ALCHEMY	0x03	/* Alchemy Semiconductor */
    396            1.70   tsutsui #define     MIPS_PRID_CID_SIBYTE	0x04	/* SiByte */
    397            1.70   tsutsui #define     MIPS_PRID_CID_SANDCRAFT	0x05	/* SandCraft */
    398            1.70   tsutsui #define     MIPS_PRID_CID_PHILIPS	0x06	/* Philips */
    399            1.70   tsutsui #define     MIPS_PRID_CID_TOSHIBA	0x07	/* Toshiba */
    400            1.70   tsutsui #define     MIPS_PRID_CID_LSI		0x08	/* LSI */
    401            1.67    simonb 				/*	0x09	unannounced */
    402            1.67    simonb 				/*	0x0a	unannounced */
    403            1.70   tsutsui #define     MIPS_PRID_CID_LEXRA		0x0b	/* Lexra */
    404   1.78.36.1.2.3      matt #define     MIPS_PRID_CID_RMI		0x0c	/* RMI / NetLogic */
    405            1.70   tsutsui #define MIPS_PRID_COPTS(x)	(((x) >> 24) & 0x00ff)	/* Company Options */
    406             1.6  jonathan 
    407             1.6  jonathan #ifdef _KERNEL
    408             1.6  jonathan /*
    409             1.6  jonathan  * Global variables used to communicate CPU type, and parameters
    410             1.6  jonathan  * such as cache size, from locore to higher-level code (e.g., pmap).
    411             1.6  jonathan  */
    412            1.75  christos void mips_pagecopy(void *dst, void *src);
    413            1.75  christos void mips_pagezero(void *dst);
    414            1.19  jonathan 
    415            1.59    simonb #ifdef __HAVE_MIPS_MACHDEP_CACHE_CONFIG
    416            1.59    simonb void mips_machdep_cache_config(void);
    417            1.59    simonb #endif
    418            1.59    simonb 
    419            1.19  jonathan /*
    420            1.20    simonb  * trapframe argument passed to trap()
    421            1.19  jonathan  */
    422            1.64   thorpej 
    423  1.78.36.1.2.11      matt #if 0
    424  1.78.36.1.2.11      matt #define TF_AST		0		/* really zero */
    425  1.78.36.1.2.11      matt #define TF_V0		_R_V0
    426  1.78.36.1.2.11      matt #define TF_V1		_R_V1
    427  1.78.36.1.2.11      matt #define TF_A0		_R_A0
    428  1.78.36.1.2.11      matt #define TF_A1		_R_A1
    429  1.78.36.1.2.11      matt #define TF_A2		_R_A2
    430  1.78.36.1.2.11      matt #define TF_A3		_R_A3
    431  1.78.36.1.2.11      matt #define TF_T0		_R_T0
    432  1.78.36.1.2.11      matt #define TF_T1		_R_T1
    433  1.78.36.1.2.11      matt #define TF_T2		_R_T2
    434  1.78.36.1.2.11      matt #define TF_T3		_R_T3
    435            1.64   thorpej 
    436            1.64   thorpej #if defined(__mips_n32) || defined(__mips_n64)
    437  1.78.36.1.2.11      matt #define TF_A4		_R_A4
    438  1.78.36.1.2.11      matt #define TF_A5		_R_A5
    439  1.78.36.1.2.11      matt #define TF_A6		_R_A6
    440  1.78.36.1.2.11      matt #define TF_A7		_R_A7
    441            1.64   thorpej #else
    442  1.78.36.1.2.11      matt #define TF_T4		_R_T4
    443  1.78.36.1.2.11      matt #define TF_T5		_R_T5
    444  1.78.36.1.2.11      matt #define TF_T6		_R_T6
    445  1.78.36.1.2.11      matt #define TF_T7		_R_T7
    446            1.64   thorpej #endif /* __mips_n32 || __mips_n64 */
    447            1.64   thorpej 
    448  1.78.36.1.2.11      matt #define TF_TA0		_R_TA0
    449  1.78.36.1.2.11      matt #define TF_TA1		_R_TA1
    450  1.78.36.1.2.11      matt #define TF_TA2		_R_TA2
    451  1.78.36.1.2.11      matt #define TF_TA3		_R_TA3
    452  1.78.36.1.2.11      matt 
    453  1.78.36.1.2.11      matt #define TF_T8		_R_T8
    454  1.78.36.1.2.11      matt #define TF_T9		_R_T9
    455  1.78.36.1.2.11      matt 
    456  1.78.36.1.2.11      matt #define TF_RA		_R_RA
    457  1.78.36.1.2.11      matt #define TF_SR		_R_SR
    458  1.78.36.1.2.11      matt #define TF_MULLO	_R_MULLO
    459  1.78.36.1.2.11      matt #define TF_MULHI	_R_MULLO
    460  1.78.36.1.2.11      matt #define TF_EPC		_R_PC		/* may be changed by trap() call */
    461            1.65   thorpej 
    462  1.78.36.1.2.11      matt #define	TF_NREGS	(sizeof(struct reg) / sizeof(mips_reg_t))
    463  1.78.36.1.2.11      matt #endif
    464            1.64   thorpej 
    465            1.19  jonathan struct trapframe {
    466  1.78.36.1.2.11      matt 	struct reg tf_registers;
    467  1.78.36.1.2.11      matt #define	tf_regs	tf_registers.r_regs
    468   1.78.36.1.2.2      matt 	uint32_t   tf_ppl;		/* previous priority level */
    469   1.78.36.1.2.2      matt 	mips_reg_t tf_pad;		/* for 8 byte aligned */
    470            1.19  jonathan };
    471            1.19  jonathan 
    472  1.78.36.1.2.11      matt CTASSERT(sizeof(struct trapframe) % (4*sizeof(mips_reg_t)) == 0);
    473  1.78.36.1.2.11      matt 
    474            1.19  jonathan /*
    475            1.19  jonathan  * Stack frame for kernel traps. four args passed in registers.
    476            1.19  jonathan  * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
    477            1.19  jonathan  * is used to avoid alignment problems
    478            1.19  jonathan  */
    479            1.19  jonathan 
    480            1.19  jonathan struct kernframe {
    481   1.78.36.1.2.1      matt #if defined(__mips_o32) || defined(__mips_o64)
    482            1.19  jonathan 	register_t cf_args[4 + 1];
    483   1.78.36.1.2.1      matt #if defined(__mips_o32)
    484  1.78.36.1.2.11      matt 	register_t cf_pad;		/* (for 8 byte alignment) */
    485   1.78.36.1.2.1      matt #endif
    486   1.78.36.1.2.1      matt #endif
    487   1.78.36.1.2.1      matt #if defined(__mips_n32) || defined(__mips_n64)
    488   1.78.36.1.2.4      matt 	register_t cf_pad[2];		/* for 16 byte alignment */
    489   1.78.36.1.2.1      matt #endif
    490            1.19  jonathan 	register_t cf_sp;
    491            1.19  jonathan 	register_t cf_ra;
    492            1.19  jonathan 	struct trapframe cf_frame;
    493            1.19  jonathan };
    494  1.78.36.1.2.11      matt 
    495  1.78.36.1.2.11      matt CTASSERT(sizeof(struct kernframe) % (2*sizeof(mips_reg_t)) == 0);
    496  1.78.36.1.2.11      matt 
    497  1.78.36.1.2.18      matt /*
    498  1.78.36.1.2.18      matt  * PRocessor IDentity TABle
    499  1.78.36.1.2.18      matt  */
    500  1.78.36.1.2.18      matt 
    501  1.78.36.1.2.18      matt struct pridtab {
    502  1.78.36.1.2.18      matt 	int	cpu_cid;
    503  1.78.36.1.2.18      matt 	int	cpu_pid;
    504  1.78.36.1.2.18      matt 	int	cpu_rev;	/* -1 == wildcard */
    505  1.78.36.1.2.18      matt 	int	cpu_copts;	/* -1 == wildcard */
    506  1.78.36.1.2.18      matt 	int	cpu_isa;	/* -1 == probed (mips32/mips64) */
    507  1.78.36.1.2.18      matt 	int	cpu_ntlb;	/* -1 == unknown, 0 == probed */
    508  1.78.36.1.2.18      matt 	int	cpu_flags;
    509  1.78.36.1.2.18      matt 	u_int	cpu_cp0flags;	/* presence of some cp0 regs */
    510  1.78.36.1.2.18      matt 	u_int	cpu_cidflags;	/* company-specific flags */
    511  1.78.36.1.2.18      matt 	const char	*cpu_name;
    512  1.78.36.1.2.18      matt };
    513  1.78.36.1.2.18      matt 
    514  1.78.36.1.2.18      matt /*
    515  1.78.36.1.2.18      matt  * bitfield defines for cpu_cp0flags
    516  1.78.36.1.2.18      matt  */
    517  1.78.36.1.2.18      matt #define  MIPS_CP0FL_USE		__BIT(0)	/* use these flags */
    518  1.78.36.1.2.18      matt #define  MIPS_CP0FL_ECC		__BIT(1)
    519  1.78.36.1.2.18      matt #define  MIPS_CP0FL_CACHE_ERR	__BIT(2)
    520  1.78.36.1.2.18      matt #define  MIPS_CP0FL_EIRR	__BIT(3)
    521  1.78.36.1.2.18      matt #define  MIPS_CP0FL_EIMR	__BIT(4)
    522  1.78.36.1.2.18      matt #define  MIPS_CP0FL_EBASE	__BIT(5)
    523  1.78.36.1.2.18      matt #define  MIPS_CP0FL_CONFIG	__BIT(6)
    524  1.78.36.1.2.18      matt #define  MIPS_CP0FL_CONFIGn(n)	(__BIT(7) << ((n) & 7))
    525  1.78.36.1.2.18      matt 
    526  1.78.36.1.2.18      matt /*
    527  1.78.36.1.2.18      matt  * cpu_cidflags defines, by company
    528  1.78.36.1.2.18      matt  */
    529  1.78.36.1.2.18      matt /*
    530  1.78.36.1.2.18      matt  * RMI company-specific cpu_cidflags
    531  1.78.36.1.2.18      matt  */
    532  1.78.36.1.2.18      matt #define MIPS_CIDFL_RMI_TYPE     	__BITS(2,0)
    533  1.78.36.1.2.18      matt # define  CIDFL_RMI_TYPE_XLR     	0
    534  1.78.36.1.2.18      matt # define  CIDFL_RMI_TYPE_XLS     	1
    535  1.78.36.1.2.18      matt # define  CIDFL_RMI_TYPE_XLP     	2
    536  1.78.36.1.2.18      matt #define MIPS_CIDFL_RMI_THREADS_MASK	__BITS(6,3)
    537  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_THREADS_SHIFT	3
    538  1.78.36.1.2.18      matt #define MIPS_CIDFL_RMI_CORES_MASK	__BITS(10,7)
    539  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_CORES_SHIFT	7
    540  1.78.36.1.2.18      matt # define LOG2_1	0
    541  1.78.36.1.2.18      matt # define LOG2_2	1
    542  1.78.36.1.2.18      matt # define LOG2_4	2
    543  1.78.36.1.2.18      matt # define LOG2_8	3
    544  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_CPUS(ncores, nthreads)				\
    545  1.78.36.1.2.18      matt 		((LOG2_ ## ncores << MIPS_CIDFL_RMI_CORES_SHIFT)	\
    546  1.78.36.1.2.18      matt 		|(LOG2_ ## nthreads << MIPS_CIDFL_RMI_THREADS_SHIFT))
    547  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_NTHREADS(cidfl)					\
    548  1.78.36.1.2.18      matt 		(1 << (((cidfl) & MIPS_CIDFL_RMI_THREADS_MASK)		\
    549  1.78.36.1.2.18      matt 			>> MIPS_CIDFL_RMI_THREADS_SHIFT))
    550  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_NCORES(cidfl)					\
    551  1.78.36.1.2.18      matt 		(1 << (((cidfl) & MIPS_CIDFL_RMI_CORES_MASK)		\
    552  1.78.36.1.2.18      matt 			>> MIPS_CIDFL_RMI_CORES_SHIFT))
    553  1.78.36.1.2.18      matt #define MIPS_CIDFL_RMI_L2SZ_MASK	__BITS(14,11)
    554  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_L2SZ_SHIFT	11
    555  1.78.36.1.2.18      matt # define RMI_L2SZ_256KB	 0
    556  1.78.36.1.2.18      matt # define RMI_L2SZ_512KB  1
    557  1.78.36.1.2.18      matt # define RMI_L2SZ_1MB    2
    558  1.78.36.1.2.18      matt # define RMI_L2SZ_2MB    3
    559  1.78.36.1.2.18      matt # define RMI_L2SZ_4MB    4
    560  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_L2(l2sz)					\
    561  1.78.36.1.2.18      matt 		(RMI_L2SZ_ ## l2sz << MIPS_CIDFL_RMI_L2SZ_SHIFT)
    562  1.78.36.1.2.18      matt # define MIPS_CIDFL_RMI_L2SZ(cidfl)					\
    563  1.78.36.1.2.18      matt 		((256*1024) << (((cidfl) & MIPS_CIDFL_RMI_L2SZ_MASK)	\
    564  1.78.36.1.2.18      matt 			>> MIPS_CIDFL_RMI_L2SZ_SHIFT))
    565  1.78.36.1.2.18      matt 
    566            1.61    simonb #endif	/* _KERNEL */
    567             1.1  jonathan #endif	/* _MIPS_LOCORE_H */
    568