Home | History | Annotate | Line # | Download | only in include
locore.h revision 1.94.2.3
      1  1.94.2.3     skrll /* $NetBSD: locore.h,v 1.94.2.3 2016/10/05 20:55:31 skrll Exp $ */
      2      1.83      matt 
      3      1.83      matt /*
      4      1.83      matt  * This file should not be included by MI code!!!
      5      1.83      matt  */
      6       1.1  jonathan 
      7       1.1  jonathan /*
      8       1.1  jonathan  * Copyright 1996 The Board of Trustees of The Leland Stanford
      9       1.1  jonathan  * Junior University. All Rights Reserved.
     10       1.1  jonathan  *
     11       1.1  jonathan  * Permission to use, copy, modify, and distribute this
     12       1.1  jonathan  * software and its documentation for any purpose and without
     13       1.1  jonathan  * fee is hereby granted, provided that the above copyright
     14       1.1  jonathan  * notice appear in all copies.  Stanford University
     15       1.1  jonathan  * makes no representations about the suitability of this
     16       1.1  jonathan  * software for any purpose.  It is provided "as is" without
     17       1.1  jonathan  * express or implied warranty.
     18       1.1  jonathan  */
     19       1.1  jonathan 
     20       1.1  jonathan /*
     21      1.68       wiz  * Jump table for MIPS CPU locore functions that are implemented
     22       1.1  jonathan  * differently on different generations, or instruction-level
     23      1.81       snj  * architecture (ISA) level, the Mips family.
     24       1.1  jonathan  *
     25      1.33     soren  * We currently provide support for MIPS I and MIPS III.
     26       1.1  jonathan  */
     27       1.1  jonathan 
     28       1.1  jonathan #ifndef _MIPS_LOCORE_H
     29      1.70   tsutsui #define _MIPS_LOCORE_H
     30       1.2  jonathan 
     31      1.91    dyoung #if !defined(_LKM) && defined(_KERNEL_OPT)
     32      1.32     soren #include "opt_cputype.h"
     33      1.17    castor #endif
     34      1.16    castor 
     35  1.94.2.3     skrll #include <sys/cpu.h>
     36  1.94.2.3     skrll 
     37      1.83      matt #include <mips/mutex.h>
     38      1.59    simonb #include <mips/cpuregs.h>
     39      1.83      matt #include <mips/reg.h>
     40      1.83      matt 
     41  1.94.2.3     skrll #ifndef __BSD_PTENTRY_T__
     42  1.94.2.3     skrll #define __BSD_PTENTRY_T__
     43  1.94.2.3     skrll typedef uint32_t pt_entry_t;
     44  1.94.2.3     skrll #define PRIxPTE		PRIx32
     45  1.94.2.3     skrll #endif
     46  1.94.2.3     skrll 
     47  1.94.2.3     skrll #include <uvm/pmap/tlb.h>
     48  1.94.2.3     skrll 
     49  1.94.2.3     skrll #ifdef _KERNEL
     50  1.94.2.3     skrll 
     51  1.94.2.3     skrll #if defined(_MODULAR) || defined(_LKM) || defined(_STANDALONE)
     52  1.94.2.3     skrll /* Assume all CPU architectures are valid for LKM's and standlone progs */
     53  1.94.2.3     skrll #if !defined(__mips_n32) && !defined(__mips_n64)
     54  1.94.2.3     skrll #define	MIPS1		1
     55  1.94.2.3     skrll #endif
     56  1.94.2.3     skrll #define	MIPS3		1
     57  1.94.2.3     skrll #define	MIPS4		1
     58  1.94.2.3     skrll #if !defined(__mips_n32) && !defined(__mips_n64)
     59  1.94.2.3     skrll #define	MIPS32		1
     60  1.94.2.3     skrll #define	MIPS32R2	1
     61  1.94.2.3     skrll #endif
     62  1.94.2.3     skrll #define	MIPS64		1
     63  1.94.2.3     skrll #define	MIPS64R2	1
     64  1.94.2.3     skrll #endif /* _MODULAR || _LKM || _STANDALONE */
     65  1.94.2.3     skrll 
     66  1.94.2.3     skrll #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS32R2 + MIPS64 + MIPS64R2) == 0
     67  1.94.2.3     skrll #error at least one of MIPS1, MIPS3, MIPS4, MIPS32, MIPS32R2, MIPS64, or MIPS64R2 must be specified
     68  1.94.2.3     skrll #endif
     69  1.94.2.3     skrll 
     70  1.94.2.3     skrll /* Shortcut for MIPS3 or above defined */
     71  1.94.2.3     skrll #if defined(MIPS3) || defined(MIPS4) \
     72  1.94.2.3     skrll     || defined(MIPS32) || defined(MIPS32R2) \
     73  1.94.2.3     skrll     || defined(MIPS64) || defined(MIPS64R2)
     74  1.94.2.3     skrll 
     75  1.94.2.3     skrll #define	MIPS3_PLUS	1
     76  1.94.2.3     skrll #if !defined(MIPS32) && !defined(MIPS32R2)
     77  1.94.2.3     skrll #define MIPS3_64BIT	1
     78  1.94.2.3     skrll #endif
     79  1.94.2.3     skrll #if !defined(MIPS3) && !defined(MIPS4)
     80  1.94.2.3     skrll #define MIPSNN		1
     81  1.94.2.3     skrll #endif
     82  1.94.2.3     skrll #if defined(MIPS32R2) || defined(MIPS64R2)
     83  1.94.2.3     skrll #define MIPSNNR2	1
     84  1.94.2.3     skrll #endif
     85  1.94.2.3     skrll #else
     86  1.94.2.3     skrll #undef MIPS3_PLUS
     87  1.94.2.3     skrll #endif
     88  1.94.2.3     skrll 
     89  1.94.2.3     skrll #if !defined(MIPS3_PLUS) && (ENABLE_MIPS_8KB_PAGE + ENABLE_MIPS_16KB_PAGE) > 0
     90  1.94.2.3     skrll #error MIPS1 does not support non-4KB page sizes.
     91  1.94.2.3     skrll #endif
     92  1.94.2.3     skrll 
     93  1.94.2.3     skrll /* XXX simonb
     94  1.94.2.3     skrll  * Should the following be in a cpu_info type structure?
     95  1.94.2.3     skrll  * And how many of these are per-cpu vs. per-system?  (Ie,
     96  1.94.2.3     skrll  * we can assume that all cpus have the same mmu-type, but
     97  1.94.2.3     skrll  * maybe not that all cpus run at the same clock speed.
     98  1.94.2.3     skrll  * Some SGI's apparently support R12k and R14k in the same
     99  1.94.2.3     skrll  * box.)
    100  1.94.2.3     skrll  */
    101  1.94.2.3     skrll struct mips_options {
    102  1.94.2.3     skrll 	const struct pridtab *mips_cpu;
    103  1.94.2.3     skrll 
    104  1.94.2.3     skrll 	u_int mips_cpu_arch;
    105  1.94.2.3     skrll 	u_int mips_cpu_mhz; /* CPU speed in MHz, estimated by mc_cpuspeed(). */
    106  1.94.2.3     skrll 	u_int mips_cpu_flags;
    107  1.94.2.3     skrll 	u_int mips_num_tlb_entries;
    108  1.94.2.3     skrll 	mips_prid_t mips_cpu_id;
    109  1.94.2.3     skrll 	mips_prid_t mips_fpu_id;
    110  1.94.2.3     skrll 	bool mips_has_r4k_mmu;
    111  1.94.2.3     skrll 	bool mips_has_llsc;
    112  1.94.2.3     skrll 	u_int mips3_pg_shift;
    113  1.94.2.3     skrll 	u_int mips3_pg_cached;
    114  1.94.2.3     skrll 	u_int mips3_cca_devmem;
    115  1.94.2.3     skrll #ifdef MIPS3_PLUS
    116  1.94.2.3     skrll #ifndef __mips_o32
    117  1.94.2.3     skrll 	uint64_t mips3_xkphys_cached;
    118  1.94.2.3     skrll #endif
    119  1.94.2.3     skrll 	uint64_t mips3_tlb_vpn_mask;
    120  1.94.2.3     skrll 	uint64_t mips3_tlb_pfn_mask;
    121  1.94.2.3     skrll 	uint32_t mips3_tlb_pg_mask;
    122  1.94.2.3     skrll #endif
    123  1.94.2.3     skrll };
    124  1.94.2.3     skrll 
    125  1.94.2.3     skrll /*
    126  1.94.2.3     skrll  * Macros to find the CPU architecture we're on at run-time,
    127  1.94.2.3     skrll  * or if possible, at compile-time.
    128  1.94.2.3     skrll  */
    129  1.94.2.3     skrll 
    130  1.94.2.3     skrll #define	CPU_ARCH_MIPSx		0		/* XXX unknown */
    131  1.94.2.3     skrll #define	CPU_ARCH_MIPS1		(1 << 0)
    132  1.94.2.3     skrll #define	CPU_ARCH_MIPS2		(1 << 1)
    133  1.94.2.3     skrll #define	CPU_ARCH_MIPS3		(1 << 2)
    134  1.94.2.3     skrll #define	CPU_ARCH_MIPS4		(1 << 3)
    135  1.94.2.3     skrll #define	CPU_ARCH_MIPS5		(1 << 4)
    136  1.94.2.3     skrll #define	CPU_ARCH_MIPS32		(1 << 5)
    137  1.94.2.3     skrll #define	CPU_ARCH_MIPS64		(1 << 6)
    138  1.94.2.3     skrll #define	CPU_ARCH_MIPS32R2	(1 << 7)
    139  1.94.2.3     skrll #define	CPU_ARCH_MIPS64R2	(1 << 8)
    140  1.94.2.3     skrll 
    141  1.94.2.3     skrll #define	CPU_MIPS_R4K_MMU		0x0001
    142  1.94.2.3     skrll #define	CPU_MIPS_NO_LLSC		0x0002
    143  1.94.2.3     skrll #define	CPU_MIPS_CAUSE_IV		0x0004
    144  1.94.2.3     skrll #define	CPU_MIPS_HAVE_SPECIAL_CCA	0x0008	/* Defaults to '3' if not set. */
    145  1.94.2.3     skrll #define	CPU_MIPS_CACHED_CCA_MASK	0x0070
    146  1.94.2.3     skrll #define	CPU_MIPS_CACHED_CCA_SHIFT	 4
    147  1.94.2.3     skrll #define	CPU_MIPS_DOUBLE_COUNT		0x0080	/* 1 cp0 count == 2 clock cycles */
    148  1.94.2.3     skrll #define	CPU_MIPS_USE_WAIT		0x0100	/* Use "wait"-based cpu_idle() */
    149  1.94.2.3     skrll #define	CPU_MIPS_NO_WAIT		0x0200	/* Inverse of previous, for mips32/64 */
    150  1.94.2.3     skrll #define	CPU_MIPS_D_CACHE_COHERENT	0x0400	/* D-cache is fully coherent */
    151  1.94.2.3     skrll #define	CPU_MIPS_I_D_CACHE_COHERENT	0x0800	/* I-cache funcs don't need to flush the D-cache */
    152  1.94.2.3     skrll #define	CPU_MIPS_NO_LLADDR		0x1000
    153  1.94.2.3     skrll #define	CPU_MIPS_HAVE_MxCR		0x2000	/* have mfcr, mtcr insns */
    154  1.94.2.3     skrll #define	CPU_MIPS_LOONGSON2		0x4000
    155  1.94.2.3     skrll #define	MIPS_NOT_SUPP			0x8000
    156  1.94.2.3     skrll #define	CPU_MIPS_HAVE_DSP		0x10000
    157  1.94.2.3     skrll 
    158  1.94.2.3     skrll #endif	/* !_LOCORE */
    159  1.94.2.3     skrll 
    160  1.94.2.3     skrll #if ((MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS32R2 + MIPS64 + MIPS64R2) == 1) || defined(_LOCORE)
    161  1.94.2.3     skrll 
    162  1.94.2.3     skrll #if defined(MIPS1)
    163  1.94.2.3     skrll 
    164  1.94.2.3     skrll # define CPUISMIPS3		0
    165  1.94.2.3     skrll # define CPUIS64BITS		0
    166  1.94.2.3     skrll # define CPUISMIPS32		0
    167  1.94.2.3     skrll # define CPUISMIPS32R2		0
    168  1.94.2.3     skrll # define CPUISMIPS64		0
    169  1.94.2.3     skrll # define CPUISMIPS64R2		0
    170  1.94.2.3     skrll # define CPUISMIPSNN		0
    171  1.94.2.3     skrll # define CPUISMIPSNNR2		0
    172  1.94.2.3     skrll # define MIPS_HAS_R4K_MMU	0
    173  1.94.2.3     skrll # define MIPS_HAS_CLOCK		0
    174  1.94.2.3     skrll # define MIPS_HAS_LLSC		0
    175  1.94.2.3     skrll # define MIPS_HAS_LLADDR	0
    176  1.94.2.3     skrll # define MIPS_HAS_DSP		0
    177  1.94.2.3     skrll # define MIPS_HAS_LMMI		0
    178  1.94.2.3     skrll 
    179  1.94.2.3     skrll #elif defined(MIPS3) || defined(MIPS4)
    180  1.94.2.3     skrll 
    181  1.94.2.3     skrll # define CPUISMIPS3		1
    182  1.94.2.3     skrll # define CPUIS64BITS		1
    183  1.94.2.3     skrll # define CPUISMIPS32		0
    184  1.94.2.3     skrll # define CPUISMIPS32R2		0
    185  1.94.2.3     skrll # define CPUISMIPS64		0
    186  1.94.2.3     skrll # define CPUISMIPS64R2		0
    187  1.94.2.3     skrll # define CPUISMIPSNN		0
    188  1.94.2.3     skrll # define CPUISMIPSNNR2		0
    189  1.94.2.3     skrll # define MIPS_HAS_R4K_MMU	1
    190  1.94.2.3     skrll # define MIPS_HAS_CLOCK		1
    191  1.94.2.3     skrll # if defined(_LOCORE)
    192  1.94.2.3     skrll #  if !defined(MIPS3_4100)
    193  1.94.2.3     skrll #   define MIPS_HAS_LLSC	1
    194  1.94.2.3     skrll #  else
    195  1.94.2.3     skrll #   define MIPS_HAS_LLSC	0
    196  1.94.2.3     skrll #  endif
    197  1.94.2.3     skrll # else	/* _LOCORE */
    198  1.94.2.3     skrll #  define MIPS_HAS_LLSC		(mips_options.mips_has_llsc)
    199  1.94.2.3     skrll # endif	/* _LOCORE */
    200  1.94.2.3     skrll # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    201  1.94.2.3     skrll # define MIPS_HAS_DSP		0
    202  1.94.2.3     skrll # if defined(MIPS3_LOONGSON2)
    203  1.94.2.3     skrll #  define MIPS_HAS_LMMI		((mips_options.mips_cpu_flags & CPU_MIPS_LOONGSON2) != 0)
    204  1.94.2.3     skrll # else
    205  1.94.2.3     skrll #  define MIPS_HAS_LMMI		0
    206  1.94.2.3     skrll # endif
    207  1.94.2.3     skrll #elif defined(MIPS32)
    208  1.94.2.3     skrll 
    209  1.94.2.3     skrll # define CPUISMIPS3		1
    210  1.94.2.3     skrll # define CPUIS64BITS		0
    211  1.94.2.3     skrll # define CPUISMIPS32		1
    212  1.94.2.3     skrll # define CPUISMIPS32R2		0
    213  1.94.2.3     skrll # define CPUISMIPS64		0
    214  1.94.2.3     skrll # define CPUISMIPS64R2		0
    215  1.94.2.3     skrll # define CPUISMIPSNN		1
    216  1.94.2.3     skrll # define CPUISMIPSNNR2		0
    217  1.94.2.3     skrll # define MIPS_HAS_R4K_MMU	1
    218  1.94.2.3     skrll # define MIPS_HAS_CLOCK		1
    219  1.94.2.3     skrll # define MIPS_HAS_LLSC		1
    220  1.94.2.3     skrll # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    221  1.94.2.3     skrll # define MIPS_HAS_DSP		0
    222  1.94.2.3     skrll # define MIPS_HAS_LMMI		0
    223  1.94.2.3     skrll 
    224  1.94.2.3     skrll #elif defined(MIPS32R2)
    225  1.94.2.3     skrll 
    226  1.94.2.3     skrll # define CPUISMIPS3		1
    227  1.94.2.3     skrll # define CPUIS64BITS		0
    228  1.94.2.3     skrll # define CPUISMIPS32		0
    229  1.94.2.3     skrll # define CPUISMIPS32R2		1
    230  1.94.2.3     skrll # define CPUISMIPS64		0
    231  1.94.2.3     skrll # define CPUISMIPS64R2		0
    232  1.94.2.3     skrll # define CPUISMIPSNN		1
    233  1.94.2.3     skrll # define CPUISMIPSNNR2		1
    234  1.94.2.3     skrll # define MIPS_HAS_R4K_MMU	1
    235  1.94.2.3     skrll # define MIPS_HAS_CLOCK		1
    236  1.94.2.3     skrll # define MIPS_HAS_LLSC		1
    237  1.94.2.3     skrll # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    238  1.94.2.3     skrll # define MIPS_HAS_DSP		(mips_options.mips_cpu_flags & CPU_MIPS_HAVE_DSP)
    239  1.94.2.3     skrll # define MIPS_HAS_LMMI		0
    240  1.94.2.3     skrll 
    241  1.94.2.3     skrll #elif defined(MIPS64)
    242  1.94.2.3     skrll 
    243  1.94.2.3     skrll # define CPUISMIPS3		1
    244  1.94.2.3     skrll # define CPUIS64BITS		1
    245  1.94.2.3     skrll # define CPUISMIPS32		0
    246  1.94.2.3     skrll # define CPUISMIPS32R2		0
    247  1.94.2.3     skrll # define CPUISMIPS64		1
    248  1.94.2.3     skrll # define CPUISMIPS64R2		0
    249  1.94.2.3     skrll # define CPUISMIPSNN		1
    250  1.94.2.3     skrll # define CPUISMIPSNNR2		0
    251  1.94.2.3     skrll # define MIPS_HAS_R4K_MMU	1
    252  1.94.2.3     skrll # define MIPS_HAS_CLOCK		1
    253  1.94.2.3     skrll # define MIPS_HAS_LLSC		1
    254  1.94.2.3     skrll # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    255  1.94.2.3     skrll # define MIPS_HAS_DSP		0
    256  1.94.2.3     skrll # define MIPS_HAS_LMMI		0
    257  1.94.2.3     skrll 
    258  1.94.2.3     skrll #elif defined(MIPS64R2)
    259  1.94.2.3     skrll 
    260  1.94.2.3     skrll # define CPUISMIPS3		1
    261  1.94.2.3     skrll # define CPUIS64BITS		1
    262  1.94.2.3     skrll # define CPUISMIPS32		0
    263  1.94.2.3     skrll # define CPUISMIPS32R2		0
    264  1.94.2.3     skrll # define CPUISMIPS64		0
    265  1.94.2.3     skrll # define CPUISMIPS64R2		1
    266  1.94.2.3     skrll # define CPUISMIPSNN		1
    267  1.94.2.3     skrll # define CPUISMIPSNNR2		1
    268  1.94.2.3     skrll # define MIPS_HAS_R4K_MMU	1
    269  1.94.2.3     skrll # define MIPS_HAS_CLOCK		1
    270  1.94.2.3     skrll # define MIPS_HAS_LLSC		1
    271  1.94.2.3     skrll # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    272  1.94.2.3     skrll # define MIPS_HAS_DSP		(mips_options.mips_cpu_flags & CPU_MIPS_HAVE_DSP)
    273  1.94.2.3     skrll # define MIPS_HAS_LMMI		0
    274  1.94.2.3     skrll 
    275  1.94.2.3     skrll #endif
    276  1.94.2.3     skrll 
    277  1.94.2.3     skrll #else /* run-time test */
    278  1.94.2.3     skrll 
    279  1.94.2.3     skrll #ifdef MIPS1
    280  1.94.2.3     skrll #define	MIPS_HAS_R4K_MMU	(mips_options.mips_has_r4k_mmu)
    281  1.94.2.3     skrll #define	MIPS_HAS_LLSC		(mips_options.mips_has_llsc)
    282  1.94.2.3     skrll #else
    283  1.94.2.3     skrll #define	MIPS_HAS_R4K_MMU	1
    284  1.94.2.3     skrll #if !defined(MIPS3_4100)
    285  1.94.2.3     skrll #define MIPS_HAS_LLSC		1
    286  1.94.2.3     skrll #else
    287  1.94.2.3     skrll #define MIPS_HAS_LLSC		(mips_options.mips_has_llsc)
    288  1.94.2.3     skrll #endif
    289  1.94.2.3     skrll #endif
    290  1.94.2.3     skrll #define	MIPS_HAS_LLADDR		((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    291  1.94.2.3     skrll #define MIPS_HAS_DSP		(mips_options.mips_cpu_flags & CPU_MIPS_HAVE_DSP)
    292  1.94.2.3     skrll 
    293  1.94.2.3     skrll /* This test is ... rather bogus */
    294  1.94.2.3     skrll #define	CPUISMIPS3	((mips_options.mips_cpu_arch & \
    295  1.94.2.3     skrll 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
    296  1.94.2.3     skrll 
    297  1.94.2.3     skrll /* And these aren't much better while the previous test exists as is... */
    298  1.94.2.3     skrll #define	CPUISMIPS4	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS4) != 0)
    299  1.94.2.3     skrll #define	CPUISMIPS5	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS5) != 0)
    300  1.94.2.3     skrll #define	CPUISMIPS32	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS32) != 0)
    301  1.94.2.3     skrll #define	CPUISMIPS32R2	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS32R2) != 0)
    302  1.94.2.3     skrll #define	CPUISMIPS64	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS64) != 0)
    303  1.94.2.3     skrll #define	CPUISMIPS64R2	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS64R2) != 0)
    304  1.94.2.3     skrll #define	CPUISMIPSNN	((mips_options.mips_cpu_arch & (CPU_ARCH_MIPS32 | CPU_ARCH_MIPS32R2 | CPU_ARCH_MIPS64 | CPU_ARCH_MIPS64R2)) != 0)
    305  1.94.2.3     skrll #define	CPUIS64BITS	((mips_options.mips_cpu_arch & \
    306  1.94.2.3     skrll 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS64 | CPU_ARCH_MIPS64R2)) != 0)
    307  1.94.2.3     skrll 
    308  1.94.2.3     skrll #define	MIPS_HAS_CLOCK	(mips_options.mips_cpu_arch >= CPU_ARCH_MIPS3)
    309  1.94.2.3     skrll 
    310  1.94.2.3     skrll #endif /* run-time test */
    311  1.94.2.3     skrll 
    312      1.83      matt struct tlbmask;
    313      1.83      matt struct trapframe;
    314      1.59    simonb 
    315      1.83      matt void	trap(uint32_t, uint32_t, vaddr_t, vaddr_t, struct trapframe *);
    316      1.83      matt void	ast(void);
    317      1.83      matt 
    318      1.83      matt void	mips_fpu_trap(vaddr_t, struct trapframe *);
    319      1.83      matt void	mips_fpu_intr(vaddr_t, struct trapframe *);
    320      1.83      matt 
    321      1.83      matt vaddr_t mips_emul_branch(struct trapframe *, vaddr_t, uint32_t, bool);
    322      1.83      matt void	mips_emul_inst(uint32_t, uint32_t, vaddr_t, struct trapframe *);
    323      1.83      matt 
    324      1.83      matt void	mips_emul_fp(uint32_t, struct trapframe *, uint32_t);
    325      1.83      matt void	mips_emul_branchdelayslot(uint32_t, struct trapframe *, uint32_t);
    326      1.83      matt 
    327      1.83      matt void	mips_emul_lwc0(uint32_t, struct trapframe *, uint32_t);
    328      1.83      matt void	mips_emul_swc0(uint32_t, struct trapframe *, uint32_t);
    329      1.83      matt void	mips_emul_special(uint32_t, struct trapframe *, uint32_t);
    330      1.83      matt void	mips_emul_special3(uint32_t, struct trapframe *, uint32_t);
    331      1.83      matt 
    332      1.83      matt void	mips_emul_lwc1(uint32_t, struct trapframe *, uint32_t);
    333      1.83      matt void	mips_emul_swc1(uint32_t, struct trapframe *, uint32_t);
    334      1.83      matt void	mips_emul_ldc1(uint32_t, struct trapframe *, uint32_t);
    335      1.83      matt void	mips_emul_sdc1(uint32_t, struct trapframe *, uint32_t);
    336      1.83      matt 
    337      1.83      matt void	mips_emul_lb(uint32_t, struct trapframe *, uint32_t);
    338      1.83      matt void	mips_emul_lbu(uint32_t, struct trapframe *, uint32_t);
    339      1.83      matt void	mips_emul_lh(uint32_t, struct trapframe *, uint32_t);
    340      1.83      matt void	mips_emul_lhu(uint32_t, struct trapframe *, uint32_t);
    341      1.83      matt void	mips_emul_lw(uint32_t, struct trapframe *, uint32_t);
    342      1.83      matt void	mips_emul_lwl(uint32_t, struct trapframe *, uint32_t);
    343      1.83      matt void	mips_emul_lwr(uint32_t, struct trapframe *, uint32_t);
    344      1.83      matt #if defined(__mips_n32) || defined(__mips_n64) || defined(__mips_o64)
    345      1.83      matt void	mips_emul_lwu(uint32_t, struct trapframe *, uint32_t);
    346      1.83      matt void	mips_emul_ld(uint32_t, struct trapframe *, uint32_t);
    347      1.83      matt void	mips_emul_ldl(uint32_t, struct trapframe *, uint32_t);
    348      1.83      matt void	mips_emul_ldr(uint32_t, struct trapframe *, uint32_t);
    349      1.83      matt #endif
    350      1.83      matt void	mips_emul_sb(uint32_t, struct trapframe *, uint32_t);
    351      1.83      matt void	mips_emul_sh(uint32_t, struct trapframe *, uint32_t);
    352      1.83      matt void	mips_emul_sw(uint32_t, struct trapframe *, uint32_t);
    353      1.83      matt void	mips_emul_swl(uint32_t, struct trapframe *, uint32_t);
    354      1.83      matt void	mips_emul_swr(uint32_t, struct trapframe *, uint32_t);
    355      1.83      matt #if defined(__mips_n32) || defined(__mips_n64) || defined(__mips_o64)
    356      1.83      matt void	mips_emul_sd(uint32_t, struct trapframe *, uint32_t);
    357      1.83      matt void	mips_emul_sdl(uint32_t, struct trapframe *, uint32_t);
    358      1.83      matt void	mips_emul_sdr(uint32_t, struct trapframe *, uint32_t);
    359      1.83      matt #endif
    360      1.38       cgd 
    361      1.59    simonb uint32_t mips_cp0_cause_read(void);
    362      1.59    simonb void	mips_cp0_cause_write(uint32_t);
    363      1.59    simonb uint32_t mips_cp0_status_read(void);
    364      1.59    simonb void	mips_cp0_status_write(uint32_t);
    365      1.29    simonb 
    366      1.83      matt void	softint_process(uint32_t);
    367      1.83      matt void	softint_fast_dispatch(struct lwp *, int);
    368      1.83      matt 
    369      1.83      matt /*
    370      1.83      matt  * Convert an address to an offset used in a MIPS jump instruction.  The offset
    371      1.83      matt  * contains the low 28 bits (allowing a jump to anywhere within the same 256MB
    372      1.83      matt  * segment of address space) of the address but since mips instructions are
    373      1.83      matt  * always on a 4 byte boundary the low 2 bits are always zero so the 28 bits
    374      1.83      matt  * get shifted right by 2 bits leaving us with a 26 bit result.  To make the
    375      1.83      matt  * offset, we shift left to clear the upper four bits and then right by 6.
    376      1.83      matt  */
    377      1.83      matt #define	fixup_addr2offset(x)	((((uint32_t)(uintptr_t)(x)) << 4) >> 6)
    378  1.94.2.1     skrll typedef bool (*mips_fixup_callback_t)(int32_t, uint32_t [2], void *);
    379      1.83      matt struct mips_jump_fixup_info {
    380      1.83      matt 	uint32_t jfi_stub;
    381      1.83      matt 	uint32_t jfi_real;
    382      1.83      matt };
    383  1.94.2.2     skrll 
    384      1.83      matt void	fixup_splcalls(void);				/* splstubs.c */
    385  1.94.2.1     skrll bool	mips_fixup_exceptions(mips_fixup_callback_t, void *);
    386  1.94.2.2     skrll bool	mips_fixup_zero_relative(int32_t, uint32_t [2], void *);
    387      1.92      matt intptr_t
    388      1.92      matt 	mips_fixup_addr(const uint32_t *);
    389      1.83      matt void	mips_fixup_stubs(uint32_t *, uint32_t *);
    390      1.83      matt 
    391      1.83      matt /*
    392      1.83      matt  * Define these stubs...
    393      1.83      matt  */
    394      1.83      matt void	mips_cpu_switch_resume(struct lwp *);
    395      1.83      matt void	wbflush(void);
    396      1.77   tsutsui 
    397      1.59    simonb #ifdef MIPS1
    398      1.83      matt void	mips1_tlb_invalidate_all(void);
    399      1.38       cgd 
    400      1.58   thorpej uint32_t tx3900_cp0_config_read(void);
    401      1.59    simonb #endif
    402      1.38       cgd 
    403  1.94.2.3     skrll #ifdef MIPS3_PLUS
    404      1.59    simonb uint32_t mips3_cp0_compare_read(void);
    405      1.59    simonb void	mips3_cp0_compare_write(uint32_t);
    406      1.49       cgd 
    407      1.59    simonb uint32_t mips3_cp0_config_read(void);
    408      1.59    simonb void	mips3_cp0_config_write(uint32_t);
    409      1.86      matt 
    410  1.94.2.3     skrll #ifdef MIPSNN
    411      1.59    simonb uint32_t mipsNN_cp0_config1_read(void);
    412      1.59    simonb void	mipsNN_cp0_config1_write(uint32_t);
    413      1.63    simonb uint32_t mipsNN_cp0_config2_read(void);
    414      1.63    simonb uint32_t mipsNN_cp0_config3_read(void);
    415  1.94.2.3     skrll uint32_t mipsNN_cp0_config4_read(void);
    416  1.94.2.3     skrll uint32_t mipsNN_cp0_config5_read(void);
    417  1.94.2.3     skrll uint32_t mipsNN_cp0_config6_read(void);
    418  1.94.2.3     skrll uint32_t mipsNN_cp0_config7_read(void);
    419      1.85      matt 
    420      1.89      matt intptr_t mipsNN_cp0_watchlo_read(u_int);
    421      1.89      matt void	mipsNN_cp0_watchlo_write(u_int, intptr_t);
    422      1.87      matt uint32_t mipsNN_cp0_watchhi_read(u_int);
    423      1.87      matt void	mipsNN_cp0_watchhi_write(u_int, uint32_t);
    424      1.87      matt 
    425  1.94.2.1     skrll int32_t mipsNN_cp0_ebase_read(void);
    426  1.94.2.1     skrll void	mipsNN_cp0_ebase_write(int32_t);
    427  1.94.2.1     skrll 
    428  1.94.2.3     skrll #ifdef MIPSNNR2
    429      1.85      matt void	mipsNN_cp0_hwrena_write(uint32_t);
    430      1.85      matt void	mipsNN_cp0_userlocal_write(void *);
    431      1.85      matt #endif
    432  1.94.2.3     skrll #endif /* MIPSNN */
    433      1.59    simonb 
    434      1.59    simonb uint32_t mips3_cp0_count_read(void);
    435      1.59    simonb void	mips3_cp0_count_write(uint32_t);
    436      1.59    simonb 
    437      1.59    simonb uint32_t mips3_cp0_wired_read(void);
    438      1.59    simonb void	mips3_cp0_wired_write(uint32_t);
    439      1.69   tsutsui void	mips3_cp0_pg_mask_write(uint32_t);
    440      1.59    simonb 
    441  1.94.2.3     skrll #endif	/* MIPS3_PLUS */
    442      1.80      matt 
    443  1.94.2.3     skrll /* 64-bit address space accessor for n32, n64 ABI */
    444  1.94.2.3     skrll /* 32-bit address space accessor for o32 ABI */
    445  1.94.2.3     skrll static inline uint8_t	mips_lbu(register_t addr) __unused;
    446  1.94.2.3     skrll static inline void	mips_sb(register_t addr, uint8_t val) __unused;
    447  1.94.2.3     skrll static inline uint16_t	mips_lhu(register_t addr) __unused;
    448  1.94.2.3     skrll static inline void	mips_sh(register_t addr, uint16_t val) __unused;
    449  1.94.2.3     skrll static inline uint32_t	mips_lwu(register_t addr) __unused;
    450  1.94.2.3     skrll static inline void	mips_sw(register_t addr, uint32_t val) __unused;
    451  1.94.2.3     skrll #ifdef MIPS3_64BIT
    452  1.94.2.3     skrll #if defined(__mips_o32)
    453  1.94.2.3     skrll uint64_t		mips3_ld(register_t addr);
    454  1.94.2.3     skrll void			mips3_sd(register_t addr, uint64_t val);
    455      1.80      matt #else
    456  1.94.2.3     skrll static inline uint64_t	mips3_ld(register_t addr) __unused;
    457  1.94.2.3     skrll static inline void	mips3_sd(register_t addr, uint64_t val) __unused;
    458  1.94.2.3     skrll #endif
    459      1.80      matt #endif
    460      1.80      matt 
    461  1.94.2.3     skrll static inline uint8_t
    462  1.94.2.3     skrll mips_lbu(register_t addr)
    463  1.94.2.3     skrll {
    464  1.94.2.3     skrll 	uint8_t rv;
    465  1.94.2.3     skrll #if defined(__mips_n32)
    466  1.94.2.3     skrll 	__asm volatile("lbu\t%0, 0(%1)" : "=r"(rv) : "d"(addr));
    467  1.94.2.3     skrll #else
    468  1.94.2.3     skrll 	rv = *(const volatile uint8_t *)addr;
    469  1.94.2.3     skrll #endif
    470      1.80      matt 	return rv;
    471      1.80      matt }
    472      1.80      matt 
    473  1.94.2.3     skrll static inline uint16_t
    474  1.94.2.3     skrll mips_lhu(register_t addr)
    475  1.94.2.3     skrll {
    476  1.94.2.3     skrll 	uint16_t rv;
    477  1.94.2.3     skrll #if defined(__mips_n32)
    478  1.94.2.3     skrll 	__asm volatile("lhu\t%0, 0(%1)" : "=r"(rv) : "d"(addr));
    479      1.80      matt #else
    480  1.94.2.3     skrll 	rv = *(const volatile uint16_t *)addr;
    481      1.80      matt #endif
    482  1.94.2.3     skrll 	return rv;
    483      1.80      matt }
    484      1.59    simonb 
    485  1.94.2.3     skrll static inline uint32_t
    486  1.94.2.3     skrll mips_lwu(register_t addr)
    487      1.59    simonb {
    488      1.59    simonb 	uint32_t rv;
    489  1.94.2.3     skrll #if defined(__mips_n32)
    490  1.94.2.3     skrll 	__asm volatile("lwu\t%0, 0(%1)" : "=r"(rv) : "d"(addr));
    491      1.80      matt #else
    492  1.94.2.3     skrll 	rv = *(const volatile uint32_t *)addr;
    493      1.80      matt #endif
    494      1.59    simonb 	return (rv);
    495      1.59    simonb }
    496      1.59    simonb 
    497  1.94.2.3     skrll #if defined(MIPS3_64BIT) && !defined(__mips_o32)
    498  1.94.2.3     skrll static inline uint64_t
    499  1.94.2.3     skrll mips3_ld(register_t addr)
    500      1.59    simonb {
    501  1.94.2.3     skrll 	uint64_t rv;
    502  1.94.2.3     skrll #if defined(__mips_n32)
    503  1.94.2.3     skrll 	__asm volatile("ld\t%0, 0(%1)" : "=r"(rv) : "d"(addr));
    504      1.80      matt #elif defined(_LP64)
    505  1.94.2.3     skrll 	rv = *(const volatile uint64_t *)addr;
    506      1.80      matt #else
    507      1.83      matt #error unknown ABI
    508      1.80      matt #endif
    509  1.94.2.3     skrll 	return (rv);
    510      1.59    simonb }
    511  1.94.2.3     skrll #endif	/* MIPS3_64BIT && !__mips_o32 */
    512       1.7  jonathan 
    513  1.94.2.3     skrll static inline void
    514  1.94.2.3     skrll mips_sb(register_t addr, uint8_t val)
    515  1.94.2.3     skrll {
    516  1.94.2.3     skrll #if defined(__mips_n32)
    517  1.94.2.3     skrll 	__asm volatile("sb\t%1, 0(%0)" :: "d"(addr), "r"(val));
    518  1.94.2.3     skrll #else
    519  1.94.2.3     skrll 	*(volatile uint8_t *)addr = val;
    520  1.94.2.3     skrll #endif
    521  1.94.2.3     skrll }
    522  1.94.2.1     skrll 
    523  1.94.2.3     skrll static inline void
    524  1.94.2.3     skrll mips_sh(register_t addr, uint16_t val)
    525  1.94.2.3     skrll {
    526  1.94.2.3     skrll #if defined(__mips_n32)
    527  1.94.2.3     skrll 	__asm volatile("sh\t%1, 0(%0)" :: "d"(addr), "r"(val));
    528  1.94.2.3     skrll #else
    529  1.94.2.3     skrll 	*(volatile uint16_t *)addr = val;
    530  1.94.2.3     skrll #endif
    531  1.94.2.3     skrll }
    532  1.94.2.1     skrll 
    533  1.94.2.3     skrll static inline void
    534  1.94.2.3     skrll mips_sw(register_t addr, uint32_t val)
    535  1.94.2.1     skrll {
    536  1.94.2.1     skrll #if defined(__mips_n32)
    537  1.94.2.3     skrll 	__asm volatile("sw\t%1, 0(%0)" :: "d"(addr), "r"(val));
    538  1.94.2.1     skrll #else
    539  1.94.2.3     skrll 	*(volatile uint32_t *)addr = val;
    540  1.94.2.1     skrll #endif
    541  1.94.2.1     skrll }
    542  1.94.2.1     skrll 
    543  1.94.2.3     skrll #if defined(MIPS3_64BIT) && !defined(__mips_o32)
    544  1.94.2.3     skrll static inline void
    545  1.94.2.3     skrll mips3_sd(register_t addr, uint64_t val)
    546  1.94.2.1     skrll {
    547  1.94.2.1     skrll #if defined(__mips_n32)
    548  1.94.2.3     skrll 	__asm volatile("sd\t%1, 0(%0)" :: "d"(addr), "r"(val));
    549  1.94.2.1     skrll #else
    550  1.94.2.3     skrll 	*(volatile uint64_t *)addr = val;
    551  1.94.2.1     skrll #endif
    552  1.94.2.1     skrll }
    553  1.94.2.3     skrll #endif	/* MIPS3_64BIT && !__mips_o32 */
    554  1.94.2.1     skrll 
    555       1.1  jonathan /*
    556      1.58   thorpej  * A vector with an entry for each mips-ISA-level dependent
    557       1.1  jonathan  * locore function, and macros which jump through it.
    558       1.1  jonathan  */
    559       1.1  jonathan typedef struct  {
    560      1.83      matt 	void	(*ljv_cpu_switch_resume)(struct lwp *);
    561      1.83      matt 	intptr_t ljv_lwp_trampoline;
    562      1.83      matt 	void	(*ljv_wbflush)(void);
    563  1.94.2.3     skrll 	tlb_asid_t (*ljv_tlb_get_asid)(void);
    564  1.94.2.3     skrll 	void	(*ljv_tlb_set_asid)(tlb_asid_t pid);
    565  1.94.2.3     skrll 	void	(*ljv_tlb_invalidate_asids)(tlb_asid_t, tlb_asid_t);
    566  1.94.2.3     skrll 	void	(*ljv_tlb_invalidate_addr)(vaddr_t, tlb_asid_t);
    567      1.83      matt 	void	(*ljv_tlb_invalidate_globals)(void);
    568      1.83      matt 	void	(*ljv_tlb_invalidate_all)(void);
    569  1.94.2.3     skrll 	u_int	(*ljv_tlb_record_asids)(u_long *, tlb_asid_t);
    570  1.94.2.3     skrll 	int	(*ljv_tlb_update_addr)(vaddr_t, tlb_asid_t, pt_entry_t, bool);
    571  1.94.2.3     skrll 	void	(*ljv_tlb_read_entry)(size_t, struct tlbmask *);
    572  1.94.2.3     skrll 	void	(*ljv_tlb_write_entry)(size_t, const struct tlbmask *);
    573       1.1  jonathan } mips_locore_jumpvec_t;
    574      1.13  jonathan 
    575      1.83      matt typedef struct {
    576      1.83      matt 	u_int	(*lav_atomic_cas_uint)(volatile u_int *, u_int, u_int);
    577      1.83      matt 	u_long	(*lav_atomic_cas_ulong)(volatile u_long *, u_long, u_long);
    578      1.83      matt 	int	(*lav_ucas_uint)(volatile u_int *, u_int, u_int, u_int *);
    579      1.83      matt 	int	(*lav_ucas_ulong)(volatile u_long *, u_long, u_long, u_long *);
    580      1.83      matt 	void	(*lav_mutex_enter)(kmutex_t *);
    581      1.83      matt 	void	(*lav_mutex_exit)(kmutex_t *);
    582      1.83      matt 	void	(*lav_mutex_spin_enter)(kmutex_t *);
    583      1.83      matt 	void	(*lav_mutex_spin_exit)(kmutex_t *);
    584      1.83      matt } mips_locore_atomicvec_t;
    585      1.83      matt 
    586      1.38       cgd void	mips_set_wbflush(void (*)(void));
    587      1.62    simonb void	mips_wait_idle(void);
    588       1.1  jonathan 
    589      1.38       cgd void	stacktrace(void);
    590      1.38       cgd void	logstacktrace(void);
    591       1.1  jonathan 
    592      1.83      matt struct cpu_info;
    593      1.83      matt struct splsw;
    594      1.83      matt 
    595      1.80      matt struct locoresw {
    596      1.83      matt 	void		(*lsw_wbflush)(void);
    597      1.83      matt 	void		(*lsw_cpu_idle)(void);
    598      1.83      matt 	int		(*lsw_send_ipi)(struct cpu_info *, int);
    599      1.83      matt 	void		(*lsw_cpu_offline_md)(void);
    600      1.83      matt 	void		(*lsw_cpu_init)(struct cpu_info *);
    601      1.88     cliff 	void		(*lsw_cpu_run)(struct cpu_info *);
    602      1.83      matt 	int		(*lsw_bus_error)(unsigned int);
    603      1.83      matt };
    604      1.83      matt 
    605      1.83      matt struct mips_vmfreelist {
    606      1.83      matt 	paddr_t fl_start;
    607      1.83      matt 	paddr_t fl_end;
    608      1.83      matt 	int fl_freelist;
    609      1.80      matt };
    610      1.80      matt 
    611  1.94.2.3     skrll struct cpu_info *
    612  1.94.2.3     skrll 	cpu_info_alloc(struct pmap_tlb_info *, cpuid_t, cpuid_t, cpuid_t,
    613  1.94.2.3     skrll 	    cpuid_t);
    614  1.94.2.3     skrll void	cpu_attach_common(device_t, struct cpu_info *);
    615  1.94.2.3     skrll void	cpu_startup_common(void);
    616  1.94.2.3     skrll 
    617  1.94.2.3     skrll #ifdef MULTIPROCESSOR
    618  1.94.2.3     skrll void	cpu_hatch(struct cpu_info *ci);
    619  1.94.2.3     skrll void	cpu_trampoline(void);
    620  1.94.2.3     skrll void	cpu_halt(void);
    621  1.94.2.3     skrll void	cpu_halt_others(void);
    622  1.94.2.3     skrll void	cpu_pause(struct reg *);
    623  1.94.2.3     skrll void	cpu_pause_others(void);
    624  1.94.2.3     skrll void	cpu_resume(cpuid_t);
    625  1.94.2.3     skrll void	cpu_resume_others(void);
    626  1.94.2.3     skrll bool	cpu_is_paused(cpuid_t);
    627  1.94.2.3     skrll void	cpu_debug_dump(void);
    628  1.94.2.3     skrll 
    629  1.94.2.3     skrll extern kcpuset_t *cpus_running;
    630  1.94.2.3     skrll extern kcpuset_t *cpus_hatched;
    631  1.94.2.3     skrll extern kcpuset_t *cpus_paused;
    632  1.94.2.3     skrll extern kcpuset_t *cpus_resumed;
    633  1.94.2.3     skrll extern kcpuset_t *cpus_halted;
    634  1.94.2.3     skrll #endif
    635  1.94.2.3     skrll 
    636  1.94.2.3     skrll /* copy.S */
    637  1.94.2.3     skrll int32_t kfetch_32(volatile uint32_t *, uint32_t);
    638  1.94.2.3     skrll int8_t	ufetch_int8(void *);
    639  1.94.2.3     skrll int16_t	ufetch_int16(void *);
    640  1.94.2.3     skrll int32_t ufetch_int32(void *);
    641  1.94.2.3     skrll uint8_t	ufetch_uint8(void *);
    642  1.94.2.3     skrll uint16_t ufetch_uint16(void *);
    643  1.94.2.3     skrll uint32_t ufetch_uint32(void *);
    644  1.94.2.3     skrll int8_t	ufetch_int8_intrsafe(void *);
    645  1.94.2.3     skrll int16_t	ufetch_int16_intrsafe(void *);
    646  1.94.2.3     skrll int32_t ufetch_int32_intrsafe(void *);
    647  1.94.2.3     skrll uint8_t	ufetch_uint8_intrsafe(void *);
    648  1.94.2.3     skrll uint16_t ufetch_uint16_intrsafe(void *);
    649  1.94.2.3     skrll uint32_t ufetch_uint32_intrsafe(void *);
    650  1.94.2.3     skrll #ifdef _LP64
    651  1.94.2.3     skrll int64_t ufetch_int64(void *);
    652  1.94.2.3     skrll uint64_t ufetch_uint64(void *);
    653  1.94.2.3     skrll int64_t ufetch_int64_intrsafe(void *);
    654  1.94.2.3     skrll uint64_t ufetch_uint64_intrsafe(void *);
    655  1.94.2.3     skrll #endif
    656  1.94.2.3     skrll char	ufetch_char(void *);
    657  1.94.2.3     skrll short	ufetch_short(void *);
    658  1.94.2.3     skrll int	ufetch_int(void *);
    659  1.94.2.3     skrll long	ufetch_long(void *);
    660  1.94.2.3     skrll char	ufetch_char_intrsafe(void *);
    661  1.94.2.3     skrll short	ufetch_short_intrsafe(void *);
    662  1.94.2.3     skrll int	ufetch_int_intrsafe(void *);
    663  1.94.2.3     skrll long	ufetch_long_intrsafe(void *);
    664  1.94.2.3     skrll 
    665  1.94.2.3     skrll u_char	ufetch_uchar(void *);
    666  1.94.2.3     skrll u_short	ufetch_ushort(void *);
    667  1.94.2.3     skrll u_int	ufetch_uint(void *);
    668  1.94.2.3     skrll u_long	ufetch_ulong(void *);
    669  1.94.2.3     skrll u_char	ufetch_uchar_intrsafe(void *);
    670  1.94.2.3     skrll u_short	ufetch_ushort_intrsafe(void *);
    671  1.94.2.3     skrll u_int	ufetch_uint_intrsafe(void *);
    672  1.94.2.3     skrll u_long	ufetch_ulong_intrsafe(void *);
    673  1.94.2.3     skrll void 	*ufetch_ptr(void *);
    674  1.94.2.3     skrll 
    675  1.94.2.3     skrll int	ustore_int8(void *, int8_t);
    676  1.94.2.3     skrll int	ustore_int16(void *, int16_t);
    677  1.94.2.3     skrll int	ustore_int32(void *, int32_t);
    678  1.94.2.3     skrll int	ustore_uint8(void *, uint8_t);
    679  1.94.2.3     skrll int	ustore_uint16(void *, uint16_t);
    680  1.94.2.3     skrll int	ustore_uint32(void *, uint32_t);
    681  1.94.2.3     skrll int	ustore_int8_intrsafe(void *, int8_t);
    682  1.94.2.3     skrll int	ustore_int16_intrsafe(void *, int16_t);
    683  1.94.2.3     skrll int	ustore_int32_intrsafe(void *, int32_t);
    684  1.94.2.3     skrll int	ustore_uint8_intrsafe(void *, uint8_t);
    685  1.94.2.3     skrll int	ustore_uint16_intrsafe(void *, uint16_t);
    686  1.94.2.3     skrll int	ustore_uint32_intrsafe(void *, uint32_t);
    687  1.94.2.3     skrll #ifdef _LP64
    688  1.94.2.3     skrll int	ustore_int64(void *, int64_t);
    689  1.94.2.3     skrll int	ustore_uint64(void *, uint64_t);
    690  1.94.2.3     skrll int	ustore_int64_intrsafe(void *, int64_t);
    691  1.94.2.3     skrll int	ustore_uint64_intrsafe(void *, uint64_t);
    692  1.94.2.3     skrll #endif
    693  1.94.2.3     skrll int	ustore_char(void *, char);
    694  1.94.2.3     skrll int	ustore_char_intrsafe(void *, char);
    695  1.94.2.3     skrll int	ustore_short(void *, short);
    696  1.94.2.3     skrll int	ustore_short_intrsafe(void *, short);
    697  1.94.2.3     skrll int	ustore_int(void *, int);
    698  1.94.2.3     skrll int	ustore_int_intrsafe(void *, int);
    699  1.94.2.3     skrll int	ustore_long(void *, long);
    700  1.94.2.3     skrll int	ustore_long_intrsafe(void *, long);
    701  1.94.2.3     skrll int	ustore_uchar(void *, u_char);
    702  1.94.2.3     skrll int	ustore_uchar_intrsafe(void *, u_char);
    703  1.94.2.3     skrll int	ustore_ushort(void *, u_short);
    704  1.94.2.3     skrll int	ustore_ushort_intrsafe(void *, u_short);
    705  1.94.2.3     skrll int	ustore_uint(void *, u_int);
    706  1.94.2.3     skrll int	ustore_uint_intrsafe(void *, u_int);
    707  1.94.2.3     skrll int	ustore_ulong(void *, u_long);
    708  1.94.2.3     skrll int	ustore_ulong_intrsafe(void *, u_long);
    709  1.94.2.3     skrll int 	ustore_ptr(void *, void *);
    710  1.94.2.3     skrll int	ustore_ptr_intrsafe(void *, void *);
    711  1.94.2.3     skrll 
    712  1.94.2.3     skrll int	ustore_uint32_isync(void *, uint32_t);
    713  1.94.2.3     skrll 
    714  1.94.2.3     skrll /* trap.c */
    715  1.94.2.3     skrll void	netintr(void);
    716  1.94.2.3     skrll int	kdbpeek(vaddr_t);
    717  1.94.2.3     skrll 
    718  1.94.2.3     skrll /* mips_dsp.c */
    719  1.94.2.3     skrll void	dsp_init(void);
    720  1.94.2.3     skrll void	dsp_discard(void);
    721  1.94.2.3     skrll void	dsp_load(void);
    722  1.94.2.3     skrll void	dsp_save(void);
    723  1.94.2.3     skrll bool	dsp_used_p(void);
    724  1.94.2.3     skrll extern const pcu_ops_t mips_dsp_ops;
    725  1.94.2.3     skrll 
    726  1.94.2.3     skrll /* mips_fpu.c */
    727  1.94.2.3     skrll void	fpu_init(void);
    728  1.94.2.3     skrll void	fpu_discard(void);
    729  1.94.2.3     skrll void	fpu_load(void);
    730  1.94.2.3     skrll void	fpu_save(void);
    731  1.94.2.3     skrll bool	fpu_used_p(void);
    732  1.94.2.3     skrll extern const pcu_ops_t mips_fpu_ops;
    733  1.94.2.3     skrll 
    734  1.94.2.3     skrll /* mips_machdep.c */
    735  1.94.2.3     skrll void	dumpsys(void);
    736  1.94.2.3     skrll int	savectx(struct pcb *);
    737  1.94.2.3     skrll void	cpu_identify(device_t);
    738  1.94.2.3     skrll 
    739  1.94.2.3     skrll /* locore*.S */
    740  1.94.2.3     skrll int	badaddr(void *, size_t);
    741  1.94.2.3     skrll int	badaddr64(uint64_t, size_t);
    742  1.94.2.3     skrll 
    743  1.94.2.3     skrll /* vm_machdep.c */
    744  1.94.2.3     skrll int	ioaccess(vaddr_t, paddr_t, vsize_t);
    745  1.94.2.3     skrll int	iounaccess(vaddr_t, vsize_t);
    746  1.94.2.3     skrll 
    747       1.1  jonathan /*
    748      1.81       snj  * The "active" locore-function vector, and
    749       1.1  jonathan  */
    750      1.83      matt extern const mips_locore_atomicvec_t mips_llsc_locore_atomicvec;
    751      1.83      matt 
    752      1.83      matt extern mips_locore_atomicvec_t mips_locore_atomicvec;
    753       1.1  jonathan extern mips_locore_jumpvec_t mips_locore_jumpvec;
    754      1.80      matt extern struct locoresw mips_locoresw;
    755       1.1  jonathan 
    756  1.94.2.3     skrll extern int mips_poolpage_vmfreelist;	/* freelist to allocate poolpages */
    757  1.94.2.3     skrll extern struct mips_options mips_options;
    758  1.94.2.3     skrll 
    759      1.83      matt struct splsw;
    760      1.83      matt struct mips_vmfreelist;
    761      1.83      matt struct phys_ram_seg;
    762      1.83      matt 
    763  1.94.2.1     skrll void	mips64r2_vector_init(const struct splsw *);
    764      1.83      matt void	mips_vector_init(const struct splsw *, bool);
    765      1.83      matt void	mips_init_msgbuf(void);
    766      1.83      matt void	mips_init_lwp0_uarea(void);
    767      1.83      matt void	mips_page_physload(vaddr_t, vaddr_t,
    768      1.83      matt 	    const struct phys_ram_seg *, size_t,
    769      1.83      matt 	    const struct mips_vmfreelist *, size_t);
    770      1.11  jonathan 
    771       1.7  jonathan 
    772       1.7  jonathan /*
    773       1.7  jonathan  * CPU identification, from PRID register.
    774       1.7  jonathan  */
    775      1.70   tsutsui #define MIPS_PRID_REV(x)	(((x) >>  0) & 0x00ff)
    776      1.70   tsutsui #define MIPS_PRID_IMPL(x)	(((x) >>  8) & 0x00ff)
    777      1.45       cgd 
    778      1.59    simonb /* pre-MIPS32/64 */
    779      1.70   tsutsui #define MIPS_PRID_RSVD(x)	(((x) >> 16) & 0xffff)
    780      1.70   tsutsui #define MIPS_PRID_REV_MIN(x)	((MIPS_PRID_REV(x) >> 0) & 0x0f)
    781      1.70   tsutsui #define MIPS_PRID_REV_MAJ(x)	((MIPS_PRID_REV(x) >> 4) & 0x0f)
    782      1.45       cgd 
    783      1.59    simonb /* MIPS32/64 */
    784      1.70   tsutsui #define MIPS_PRID_CID(x)	(((x) >> 16) & 0x00ff)	/* Company ID */
    785      1.70   tsutsui #define     MIPS_PRID_CID_PREHISTORIC	0x00	/* Not MIPS32/64 */
    786      1.70   tsutsui #define     MIPS_PRID_CID_MTI		0x01	/* MIPS Technologies, Inc. */
    787      1.70   tsutsui #define     MIPS_PRID_CID_BROADCOM	0x02	/* Broadcom */
    788      1.70   tsutsui #define     MIPS_PRID_CID_ALCHEMY	0x03	/* Alchemy Semiconductor */
    789      1.70   tsutsui #define     MIPS_PRID_CID_SIBYTE	0x04	/* SiByte */
    790      1.70   tsutsui #define     MIPS_PRID_CID_SANDCRAFT	0x05	/* SandCraft */
    791      1.70   tsutsui #define     MIPS_PRID_CID_PHILIPS	0x06	/* Philips */
    792      1.70   tsutsui #define     MIPS_PRID_CID_TOSHIBA	0x07	/* Toshiba */
    793      1.82     pooka #define     MIPS_PRID_CID_MICROSOFT	0x07	/* Microsoft also, sigh */
    794      1.70   tsutsui #define     MIPS_PRID_CID_LSI		0x08	/* LSI */
    795      1.67    simonb 				/*	0x09	unannounced */
    796      1.67    simonb 				/*	0x0a	unannounced */
    797      1.70   tsutsui #define     MIPS_PRID_CID_LEXRA		0x0b	/* Lexra */
    798      1.80      matt #define     MIPS_PRID_CID_RMI		0x0c	/* RMI / NetLogic */
    799  1.94.2.1     skrll #define     MIPS_PRID_CID_CAVIUM	0x0d	/* Cavium */
    800      1.94  macallan #define     MIPS_PRID_CID_INGENIC	0xe1
    801      1.70   tsutsui #define MIPS_PRID_COPTS(x)	(((x) >> 24) & 0x00ff)	/* Company Options */
    802       1.6  jonathan 
    803       1.6  jonathan #ifdef _KERNEL
    804       1.6  jonathan /*
    805       1.6  jonathan  * Global variables used to communicate CPU type, and parameters
    806       1.6  jonathan  * such as cache size, from locore to higher-level code (e.g., pmap).
    807       1.6  jonathan  */
    808  1.94.2.3     skrll void mips_pagecopy(register_t dst, register_t src);
    809  1.94.2.3     skrll void mips_pagezero(register_t dst);
    810      1.19  jonathan 
    811      1.59    simonb #ifdef __HAVE_MIPS_MACHDEP_CACHE_CONFIG
    812      1.59    simonb void mips_machdep_cache_config(void);
    813      1.59    simonb #endif
    814      1.59    simonb 
    815      1.19  jonathan /*
    816      1.20    simonb  * trapframe argument passed to trap()
    817      1.19  jonathan  */
    818      1.64   thorpej 
    819      1.83      matt #if 0
    820      1.83      matt #define TF_AST		0		/* really zero */
    821      1.83      matt #define TF_V0		_R_V0
    822      1.83      matt #define TF_V1		_R_V1
    823      1.83      matt #define TF_A0		_R_A0
    824      1.83      matt #define TF_A1		_R_A1
    825      1.83      matt #define TF_A2		_R_A2
    826      1.83      matt #define TF_A3		_R_A3
    827      1.83      matt #define TF_T0		_R_T0
    828      1.83      matt #define TF_T1		_R_T1
    829      1.83      matt #define TF_T2		_R_T2
    830      1.83      matt #define TF_T3		_R_T3
    831      1.64   thorpej 
    832      1.64   thorpej #if defined(__mips_n32) || defined(__mips_n64)
    833      1.83      matt #define TF_A4		_R_A4
    834      1.83      matt #define TF_A5		_R_A5
    835      1.83      matt #define TF_A6		_R_A6
    836      1.83      matt #define TF_A7		_R_A7
    837      1.64   thorpej #else
    838      1.83      matt #define TF_T4		_R_T4
    839      1.83      matt #define TF_T5		_R_T5
    840      1.83      matt #define TF_T6		_R_T6
    841      1.83      matt #define TF_T7		_R_T7
    842      1.64   thorpej #endif /* __mips_n32 || __mips_n64 */
    843      1.64   thorpej 
    844      1.83      matt #define TF_TA0		_R_TA0
    845      1.83      matt #define TF_TA1		_R_TA1
    846      1.83      matt #define TF_TA2		_R_TA2
    847      1.83      matt #define TF_TA3		_R_TA3
    848      1.83      matt 
    849      1.83      matt #define TF_T8		_R_T8
    850      1.83      matt #define TF_T9		_R_T9
    851      1.83      matt 
    852      1.83      matt #define TF_RA		_R_RA
    853      1.83      matt #define TF_SR		_R_SR
    854      1.83      matt #define TF_MULLO	_R_MULLO
    855      1.83      matt #define TF_MULHI	_R_MULLO
    856      1.83      matt #define TF_EPC		_R_PC		/* may be changed by trap() call */
    857      1.65   thorpej 
    858      1.83      matt #define	TF_NREGS	(sizeof(struct reg) / sizeof(mips_reg_t))
    859      1.83      matt #endif
    860      1.64   thorpej 
    861      1.19  jonathan struct trapframe {
    862      1.83      matt 	struct reg tf_registers;
    863      1.83      matt #define	tf_regs	tf_registers.r_regs
    864      1.80      matt 	uint32_t   tf_ppl;		/* previous priority level */
    865      1.80      matt 	mips_reg_t tf_pad;		/* for 8 byte aligned */
    866      1.19  jonathan };
    867      1.19  jonathan 
    868      1.83      matt CTASSERT(sizeof(struct trapframe) % (4*sizeof(mips_reg_t)) == 0);
    869      1.83      matt 
    870      1.19  jonathan /*
    871      1.19  jonathan  * Stack frame for kernel traps. four args passed in registers.
    872      1.19  jonathan  * A trapframe is pointed to by the 5th arg, and a dummy sixth argument
    873      1.19  jonathan  * is used to avoid alignment problems
    874      1.19  jonathan  */
    875      1.19  jonathan 
    876      1.19  jonathan struct kernframe {
    877      1.80      matt #if defined(__mips_o32) || defined(__mips_o64)
    878      1.19  jonathan 	register_t cf_args[4 + 1];
    879      1.80      matt #if defined(__mips_o32)
    880      1.83      matt 	register_t cf_pad;		/* (for 8 byte alignment) */
    881      1.80      matt #endif
    882      1.80      matt #endif
    883      1.80      matt #if defined(__mips_n32) || defined(__mips_n64)
    884      1.80      matt 	register_t cf_pad[2];		/* for 16 byte alignment */
    885      1.80      matt #endif
    886      1.19  jonathan 	register_t cf_sp;
    887      1.19  jonathan 	register_t cf_ra;
    888      1.19  jonathan 	struct trapframe cf_frame;
    889      1.19  jonathan };
    890      1.83      matt 
    891      1.83      matt CTASSERT(sizeof(struct kernframe) % (2*sizeof(mips_reg_t)) == 0);
    892      1.83      matt 
    893      1.83      matt /*
    894      1.83      matt  * PRocessor IDentity TABle
    895      1.83      matt  */
    896      1.83      matt 
    897      1.83      matt struct pridtab {
    898      1.83      matt 	int	cpu_cid;
    899      1.83      matt 	int	cpu_pid;
    900      1.83      matt 	int	cpu_rev;	/* -1 == wildcard */
    901      1.83      matt 	int	cpu_copts;	/* -1 == wildcard */
    902      1.83      matt 	int	cpu_isa;	/* -1 == probed (mips32/mips64) */
    903      1.83      matt 	int	cpu_ntlb;	/* -1 == unknown, 0 == probed */
    904      1.83      matt 	int	cpu_flags;
    905      1.83      matt 	u_int	cpu_cp0flags;	/* presence of some cp0 regs */
    906      1.83      matt 	u_int	cpu_cidflags;	/* company-specific flags */
    907      1.83      matt 	const char	*cpu_name;
    908      1.83      matt };
    909      1.83      matt 
    910      1.83      matt /*
    911      1.83      matt  * bitfield defines for cpu_cp0flags
    912      1.83      matt  */
    913      1.83      matt #define  MIPS_CP0FL_USE		__BIT(0)	/* use these flags */
    914      1.83      matt #define  MIPS_CP0FL_ECC		__BIT(1)
    915      1.83      matt #define  MIPS_CP0FL_CACHE_ERR	__BIT(2)
    916      1.83      matt #define  MIPS_CP0FL_EIRR	__BIT(3)
    917      1.83      matt #define  MIPS_CP0FL_EIMR	__BIT(4)
    918      1.83      matt #define  MIPS_CP0FL_EBASE	__BIT(5)
    919      1.83      matt #define  MIPS_CP0FL_CONFIG	__BIT(6)
    920      1.84      matt #define  MIPS_CP0FL_CONFIG1	__BIT(7)
    921      1.84      matt #define  MIPS_CP0FL_CONFIG2	__BIT(8)
    922      1.84      matt #define  MIPS_CP0FL_CONFIG3	__BIT(9)
    923      1.84      matt #define  MIPS_CP0FL_CONFIG4	__BIT(10)
    924      1.84      matt #define  MIPS_CP0FL_CONFIG5	__BIT(11)
    925      1.84      matt #define  MIPS_CP0FL_CONFIG6	__BIT(12)
    926      1.84      matt #define  MIPS_CP0FL_CONFIG7	__BIT(13)
    927      1.84      matt #define  MIPS_CP0FL_USERLOCAL	__BIT(14)
    928      1.84      matt #define  MIPS_CP0FL_HWRENA	__BIT(15)
    929      1.83      matt 
    930      1.83      matt /*
    931      1.83      matt  * cpu_cidflags defines, by company
    932      1.83      matt  */
    933      1.83      matt /*
    934      1.83      matt  * RMI company-specific cpu_cidflags
    935      1.83      matt  */
    936      1.84      matt #define MIPS_CIDFL_RMI_TYPE		__BITS(2,0)
    937      1.84      matt # define  CIDFL_RMI_TYPE_XLR		0
    938      1.84      matt # define  CIDFL_RMI_TYPE_XLS		1
    939      1.84      matt # define  CIDFL_RMI_TYPE_XLP		2
    940      1.83      matt #define MIPS_CIDFL_RMI_THREADS_MASK	__BITS(6,3)
    941      1.83      matt # define MIPS_CIDFL_RMI_THREADS_SHIFT	3
    942      1.83      matt #define MIPS_CIDFL_RMI_CORES_MASK	__BITS(10,7)
    943      1.83      matt # define MIPS_CIDFL_RMI_CORES_SHIFT	7
    944      1.83      matt # define LOG2_1	0
    945      1.83      matt # define LOG2_2	1
    946      1.83      matt # define LOG2_4	2
    947      1.83      matt # define LOG2_8	3
    948      1.83      matt # define MIPS_CIDFL_RMI_CPUS(ncores, nthreads)				\
    949      1.83      matt 		((LOG2_ ## ncores << MIPS_CIDFL_RMI_CORES_SHIFT)	\
    950      1.83      matt 		|(LOG2_ ## nthreads << MIPS_CIDFL_RMI_THREADS_SHIFT))
    951      1.83      matt # define MIPS_CIDFL_RMI_NTHREADS(cidfl)					\
    952      1.83      matt 		(1 << (((cidfl) & MIPS_CIDFL_RMI_THREADS_MASK)		\
    953      1.83      matt 			>> MIPS_CIDFL_RMI_THREADS_SHIFT))
    954      1.83      matt # define MIPS_CIDFL_RMI_NCORES(cidfl)					\
    955      1.83      matt 		(1 << (((cidfl) & MIPS_CIDFL_RMI_CORES_MASK)		\
    956      1.83      matt 			>> MIPS_CIDFL_RMI_CORES_SHIFT))
    957      1.83      matt #define MIPS_CIDFL_RMI_L2SZ_MASK	__BITS(14,11)
    958      1.83      matt # define MIPS_CIDFL_RMI_L2SZ_SHIFT	11
    959      1.83      matt # define RMI_L2SZ_256KB	 0
    960      1.83      matt # define RMI_L2SZ_512KB  1
    961      1.83      matt # define RMI_L2SZ_1MB    2
    962      1.83      matt # define RMI_L2SZ_2MB    3
    963      1.83      matt # define RMI_L2SZ_4MB    4
    964      1.83      matt # define MIPS_CIDFL_RMI_L2(l2sz)					\
    965      1.83      matt 		(RMI_L2SZ_ ## l2sz << MIPS_CIDFL_RMI_L2SZ_SHIFT)
    966      1.83      matt # define MIPS_CIDFL_RMI_L2SZ(cidfl)					\
    967      1.83      matt 		((256*1024) << (((cidfl) & MIPS_CIDFL_RMI_L2SZ_MASK)	\
    968      1.83      matt 			>> MIPS_CIDFL_RMI_L2SZ_SHIFT))
    969      1.83      matt 
    970      1.61    simonb #endif	/* _KERNEL */
    971  1.94.2.3     skrll 
    972       1.1  jonathan #endif	/* _MIPS_LOCORE_H */
    973