Home | History | Annotate | Line # | Download | only in include
mips1_pte.h revision 1.19.14.1
      1  1.19.14.1  jdolecek /*	$NetBSD: mips1_pte.h,v 1.19.14.1 2017/12/03 11:36:27 jdolecek Exp $	*/
      2        1.4       cgd 
      3        1.1   deraadt /*
      4       1.18     rmind  * Copyright (c) 1988 University of Utah.
      5        1.2     glass  * Copyright (c) 1992, 1993
      6        1.2     glass  *	The Regents of the University of California.  All rights reserved.
      7       1.14       agc  *
      8       1.14       agc  * This code is derived from software contributed to Berkeley by
      9       1.14       agc  * the Systems Programming Group of the University of Utah Computer
     10       1.14       agc  * Science Department and Ralph Campbell.
     11       1.14       agc  *
     12       1.14       agc  * Redistribution and use in source and binary forms, with or without
     13       1.14       agc  * modification, are permitted provided that the following conditions
     14       1.14       agc  * are met:
     15       1.14       agc  * 1. Redistributions of source code must retain the above copyright
     16       1.14       agc  *    notice, this list of conditions and the following disclaimer.
     17       1.14       agc  * 2. Redistributions in binary form must reproduce the above copyright
     18       1.14       agc  *    notice, this list of conditions and the following disclaimer in the
     19       1.14       agc  *    documentation and/or other materials provided with the distribution.
     20       1.14       agc  * 3. Neither the name of the University nor the names of its contributors
     21       1.14       agc  *    may be used to endorse or promote products derived from this software
     22       1.14       agc  *    without specific prior written permission.
     23       1.14       agc  *
     24       1.14       agc  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25       1.14       agc  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26       1.14       agc  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27       1.14       agc  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28       1.14       agc  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29       1.14       agc  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30       1.14       agc  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31       1.14       agc  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32       1.14       agc  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33       1.14       agc  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34       1.14       agc  * SUCH DAMAGE.
     35       1.14       agc  *
     36       1.14       agc  * from: Utah Hdr: pte.h 1.11 89/09/03
     37       1.14       agc  *
     38       1.14       agc  *	@(#)pte.h	8.1 (Berkeley) 6/10/93
     39       1.14       agc  */
     40        1.1   deraadt 
     41       1.19      matt #ifndef _MIPS_MIPS1_PTE_H_
     42       1.19      matt #define _MIPS_MIPS1_PTE_H_
     43        1.1   deraadt /*
     44        1.1   deraadt  * R2000 hardware page table entry
     45        1.1   deraadt  */
     46        1.1   deraadt 
     47        1.6   mycroft #ifndef _LOCORE
     48  1.19.14.1  jdolecek #if 0
     49       1.10  jonathan struct mips1_pte {
     50        1.1   deraadt #if BYTE_ORDER == BIG_ENDIAN
     51        1.1   deraadt unsigned int	pg_pfnum:20,		/* HW: core page frame number or 0 */
     52        1.1   deraadt 		pg_n:1,			/* HW: non-cacheable bit */
     53       1.11  nisimura 		pg_m:1,			/* HW: dirty bit */
     54        1.1   deraadt 		pg_v:1,			/* HW: valid bit */
     55        1.1   deraadt 		pg_g:1,			/* HW: ignore pid bit */
     56        1.1   deraadt 		:4,
     57        1.1   deraadt 		pg_swapm:1,		/* SW: page must be forced to swap */
     58        1.1   deraadt 		pg_fod:1,		/* SW: is fill on demand (=0) */
     59        1.1   deraadt 		pg_prot:2;		/* SW: access control */
     60        1.1   deraadt #endif
     61        1.1   deraadt #if BYTE_ORDER == LITTLE_ENDIAN
     62        1.1   deraadt unsigned int	pg_prot:2,		/* SW: access control */
     63        1.1   deraadt 		pg_fod:1,		/* SW: is fill on demand (=0) */
     64        1.1   deraadt 		pg_swapm:1,		/* SW: page must be forced to swap */
     65        1.1   deraadt 		:4,
     66        1.1   deraadt 		pg_g:1,			/* HW: ignore pid bit */
     67        1.1   deraadt 		pg_v:1,			/* HW: valid bit */
     68       1.11  nisimura 		pg_m:1,			/* HW: dirty bit */
     69        1.1   deraadt 		pg_n:1,			/* HW: non-cacheable bit */
     70        1.1   deraadt 		pg_pfnum:20;		/* HW: core page frame number or 0 */
     71        1.1   deraadt #endif
     72        1.1   deraadt };
     73  1.19.14.1  jdolecek #endif
     74        1.6   mycroft #endif /* _LOCORE */
     75        1.1   deraadt 
     76       1.10  jonathan #define	MIPS1_PG_PROT	0x00000003
     77       1.10  jonathan #define MIPS1_PG_RW	0x00000000
     78       1.10  jonathan #define MIPS1_PG_RO	0x00000001
     79       1.10  jonathan #define MIPS1_PG_WIRED	0x00000002
     80       1.10  jonathan #define	MIPS1_PG_G	0x00000100
     81       1.10  jonathan #define	MIPS1_PG_V	0x00000200
     82       1.10  jonathan #define	MIPS1_PG_NV	0x00000000
     83       1.11  nisimura #define	MIPS1_PG_D	0x00000400
     84       1.10  jonathan #define	MIPS1_PG_N	0x00000800
     85       1.10  jonathan #define	MIPS1_PG_FRAME	0xfffff000
     86       1.10  jonathan #define MIPS1_PG_SHIFT	12
     87       1.10  jonathan #define	MIPS1_PG_PFNUM(x) (((x) & MIPS1_PG_FRAME) >> MIPS1_PG_SHIFT)
     88       1.10  jonathan 
     89       1.11  nisimura #define	MIPS1_PG_ROPAGE	MIPS1_PG_V
     90       1.11  nisimura #define	MIPS1_PG_RWPAGE	MIPS1_PG_D
     91       1.10  jonathan #define	MIPS1_PG_CWPAGE	0
     92       1.16  macallan #define	MIPS1_PG_RWNCPAGE	(MIPS1_PG_D | MIPS1_PG_N)
     93       1.16  macallan #define	MIPS1_PG_CWNCPAGE	MIPS1_PG_N
     94       1.11  nisimura #define	MIPS1_PG_IOPAGE	(MIPS1_PG_D | MIPS1_PG_N)
     95        1.9    mhitch 
     96       1.13      soda #define	mips1_tlbpfn_to_paddr(x)	((x) & MIPS1_PG_FRAME)
     97       1.13      soda #define	mips1_paddr_to_tlbpfn(x)	(x)
     98        1.9    mhitch 
     99       1.10  jonathan #define	MIPS1_PTE_TO_PADDR(pte) ((unsigned)(pte) & MIPS1_PG_FRAME)
    100       1.12      soda #define MIPS1_PAGE_IS_RDONLY(pte,va) ((int)(pte) & MIPS1_PG_RO)
    101       1.19      matt 
    102       1.19      matt #endif /* !_MIPS_MIPS1_PTE_H_ */
    103