sb1250_scd.h revision 1.3 1 1.1 simonb /* *********************************************************************
2 1.1 simonb * SB1250 Board Support Package
3 1.3 simonb *
4 1.1 simonb * SCD Constants and Macros File: sb1250_scd.h
5 1.3 simonb *
6 1.1 simonb * This module contains constants and macros useful for
7 1.1 simonb * manipulating the System Control and Debug module on the 1250.
8 1.3 simonb *
9 1.3 simonb * SB1250 specification level: User's manual 1/02/02
10 1.3 simonb *
11 1.3 simonb * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 1.3 simonb *
13 1.3 simonb *********************************************************************
14 1.1 simonb *
15 1.1 simonb * Copyright 2000,2001
16 1.1 simonb * Broadcom Corporation. All rights reserved.
17 1.3 simonb *
18 1.3 simonb * This software is furnished under license and may be used and
19 1.3 simonb * copied only in accordance with the following terms and
20 1.3 simonb * conditions. Subject to these conditions, you may download,
21 1.3 simonb * copy, install, use, modify and distribute modified or unmodified
22 1.3 simonb * copies of this software in source and/or binary form. No title
23 1.1 simonb * or ownership is transferred hereby.
24 1.3 simonb *
25 1.3 simonb * 1) Any source code used, modified or distributed must reproduce
26 1.3 simonb * and retain this copyright notice and list of conditions as
27 1.1 simonb * they appear in the source file.
28 1.3 simonb *
29 1.3 simonb * 2) No right is granted to use any trade name, trademark, or
30 1.3 simonb * logo of Broadcom Corporation. Neither the "Broadcom
31 1.3 simonb * Corporation" name nor any trademark or logo of Broadcom
32 1.3 simonb * Corporation may be used to endorse or promote products
33 1.3 simonb * derived from this software without the prior written
34 1.1 simonb * permission of Broadcom Corporation.
35 1.3 simonb *
36 1.1 simonb * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 1.3 simonb * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 1.3 simonb * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 1.3 simonb * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 1.3 simonb * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 1.3 simonb * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 1.3 simonb * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 1.3 simonb * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 1.1 simonb * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 1.3 simonb * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 1.3 simonb * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 1.3 simonb * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 1.1 simonb * THE POSSIBILITY OF SUCH DAMAGE.
49 1.1 simonb ********************************************************************* */
50 1.1 simonb
51 1.1 simonb #ifndef _SB1250_SCD_H
52 1.3 simonb #define _SB1250_SCD_H
53 1.1 simonb
54 1.1 simonb #include "sb1250_defs.h"
55 1.1 simonb
56 1.1 simonb /* *********************************************************************
57 1.1 simonb * System control/debug registers
58 1.1 simonb ********************************************************************* */
59 1.1 simonb
60 1.1 simonb /*
61 1.1 simonb * System Revision Register (Table 4-1)
62 1.1 simonb */
63 1.1 simonb
64 1.3 simonb #define M_SYS_RESERVED _SB_MAKEMASK(8,0)
65 1.1 simonb
66 1.3 simonb #define S_SYS_REVISION _SB_MAKE64(8)
67 1.3 simonb #define M_SYS_REVISION _SB_MAKEMASK(8,S_SYS_REVISION)
68 1.3 simonb #define V_SYS_REVISION(x) _SB_MAKEVALUE(x,S_SYS_REVISION)
69 1.3 simonb #define G_SYS_REVISION(x) _SB_GETVALUE(x,S_SYS_REVISION,M_SYS_REVISION)
70 1.3 simonb
71 1.3 simonb #define K_SYS_REVISION_PASS1 1
72 1.3 simonb #define K_SYS_REVISION_PASS2 3
73 1.3 simonb #define K_SYS_REVISION_PASS2_2 16
74 1.3 simonb #define K_SYS_REVISION_PASS3 32
75 1.3 simonb
76 1.3 simonb #define S_SYS_PART _SB_MAKE64(16)
77 1.3 simonb #define M_SYS_PART _SB_MAKEMASK(16,S_SYS_PART)
78 1.3 simonb #define V_SYS_PART(x) _SB_MAKEVALUE(x,S_SYS_PART)
79 1.3 simonb #define G_SYS_PART(x) _SB_GETVALUE(x,S_SYS_PART,M_SYS_PART)
80 1.3 simonb
81 1.3 simonb #define K_SYS_PART_SB1250 0x1250
82 1.3 simonb #define K_SYS_PART_SB1125 0x1125
83 1.3 simonb
84 1.3 simonb #define S_SYS_WID _SB_MAKE64(32)
85 1.3 simonb #define M_SYS_WID _SB_MAKEMASK(32,S_SYS_WID)
86 1.3 simonb #define V_SYS_WID(x) _SB_MAKEVALUE(x,S_SYS_WID)
87 1.3 simonb #define G_SYS_WID(x) _SB_GETVALUE(x,S_SYS_WID,M_SYS_WID)
88 1.1 simonb
89 1.1 simonb /*
90 1.1 simonb * System Config Register (Table 4-2)
91 1.1 simonb * Register: SCD_SYSTEM_CFG
92 1.1 simonb */
93 1.1 simonb
94 1.3 simonb #define M_SYS_LDT_PLL_BYP _SB_MAKEMASK1(3)
95 1.3 simonb #define M_SYS_PCI_SYNC_TEST_MODE _SB_MAKEMASK1(4)
96 1.3 simonb #define M_SYS_IOB0_DIV _SB_MAKEMASK1(5)
97 1.3 simonb #define M_SYS_IOB1_DIV _SB_MAKEMASK1(6)
98 1.3 simonb
99 1.3 simonb #define S_SYS_PLL_DIV _SB_MAKE64(7)
100 1.3 simonb #define M_SYS_PLL_DIV _SB_MAKEMASK(5,S_SYS_PLL_DIV)
101 1.3 simonb #define V_SYS_PLL_DIV(x) _SB_MAKEVALUE(x,S_SYS_PLL_DIV)
102 1.3 simonb #define G_SYS_PLL_DIV(x) _SB_GETVALUE(x,S_SYS_PLL_DIV,M_SYS_PLL_DIV)
103 1.3 simonb
104 1.3 simonb #define M_SYS_SER0_ENABLE _SB_MAKEMASK1(12)
105 1.3 simonb #define M_SYS_SER0_RSTB_EN _SB_MAKEMASK1(13)
106 1.3 simonb #define M_SYS_SER1_ENABLE _SB_MAKEMASK1(14)
107 1.3 simonb #define M_SYS_SER1_RSTB_EN _SB_MAKEMASK1(15)
108 1.3 simonb #define M_SYS_PCMCIA_ENABLE _SB_MAKEMASK1(16)
109 1.3 simonb
110 1.3 simonb #define S_SYS_BOOT_MODE _SB_MAKE64(17)
111 1.3 simonb #define M_SYS_BOOT_MODE _SB_MAKEMASK(2,S_SYS_BOOT_MODE)
112 1.3 simonb #define V_SYS_BOOT_MODE(x) _SB_MAKEVALUE(x,S_SYS_BOOT_MODE)
113 1.3 simonb #define G_SYS_BOOT_MODE(x) _SB_GETVALUE(x,S_SYS_BOOT_MODE,M_SYS_BOOT_MODE)
114 1.3 simonb #define K_SYS_BOOT_MODE_ROM32 0
115 1.3 simonb #define K_SYS_BOOT_MODE_ROM8 1
116 1.3 simonb #define K_SYS_BOOT_MODE_SMBUS_SMALL 2
117 1.3 simonb #define K_SYS_BOOT_MODE_SMBUS_BIG 3
118 1.3 simonb
119 1.3 simonb #define M_SYS_PCI_HOST _SB_MAKEMASK1(19)
120 1.3 simonb #define M_SYS_PCI_ARBITER _SB_MAKEMASK1(20)
121 1.3 simonb #define M_SYS_SOUTH_ON_LDT _SB_MAKEMASK1(21)
122 1.3 simonb #define M_SYS_BIG_ENDIAN _SB_MAKEMASK1(22)
123 1.3 simonb #define M_SYS_GENCLK_EN _SB_MAKEMASK1(23)
124 1.3 simonb #define M_SYS_LDT_TEST_EN _SB_MAKEMASK1(24)
125 1.3 simonb #define M_SYS_GEN_PARITY_EN _SB_MAKEMASK1(25)
126 1.3 simonb
127 1.3 simonb #define S_SYS_CONFIG 26
128 1.3 simonb #define M_SYS_CONFIG _SB_MAKEMASK(6,S_SYS_CONFIG)
129 1.3 simonb #define V_SYS_CONFIG(x) _SB_MAKEVALUE(x,S_SYS_CONFIG)
130 1.3 simonb #define G_SYS_CONFIG(x) _SB_GETVALUE(x,S_SYS_CONFIG,M_SYS_CONFIG)
131 1.1 simonb
132 1.1 simonb /* The following bits are writeable by JTAG only. */
133 1.1 simonb
134 1.3 simonb #define M_SYS_CLKSTOP _SB_MAKEMASK1(32)
135 1.3 simonb #define M_SYS_CLKSTEP _SB_MAKEMASK1(33)
136 1.1 simonb
137 1.3 simonb #define S_SYS_CLKCOUNT 34
138 1.3 simonb #define M_SYS_CLKCOUNT _SB_MAKEMASK(8,S_SYS_CLKCOUNT)
139 1.3 simonb #define V_SYS_CLKCOUNT(x) _SB_MAKEVALUE(x,S_SYS_CLKCOUNT)
140 1.3 simonb #define G_SYS_CLKCOUNT(x) _SB_GETVALUE(x,S_SYS_CLKCOUNT,M_SYS_CLKCOUNT)
141 1.3 simonb
142 1.3 simonb #define M_SYS_PLL_BYPASS _SB_MAKEMASK1(42)
143 1.3 simonb
144 1.3 simonb #define S_SYS_PLL_IREF 43
145 1.3 simonb #define M_SYS_PLL_IREF _SB_MAKEMASK(2,S_SYS_PLL_IREF)
146 1.3 simonb
147 1.3 simonb #define S_SYS_PLL_VCO 45
148 1.3 simonb #define M_SYS_PLL_VCO _SB_MAKEMASK(2,S_SYS_PLL_VCO)
149 1.3 simonb
150 1.3 simonb #define S_SYS_PLL_VREG 47
151 1.3 simonb #define M_SYS_PLL_VREG _SB_MAKEMASK(2,S_SYS_PLL_VREG)
152 1.3 simonb
153 1.3 simonb #define M_SYS_MEM_RESET _SB_MAKEMASK1(49)
154 1.3 simonb #define M_SYS_L2C_RESET _SB_MAKEMASK1(50)
155 1.3 simonb #define M_SYS_IO_RESET_0 _SB_MAKEMASK1(51)
156 1.3 simonb #define M_SYS_IO_RESET_1 _SB_MAKEMASK1(52)
157 1.3 simonb #define M_SYS_SCD_RESET _SB_MAKEMASK1(53)
158 1.1 simonb
159 1.1 simonb /* End of bits writable by JTAG only. */
160 1.1 simonb
161 1.3 simonb #define M_SYS_CPU_RESET_0 _SB_MAKEMASK1(54)
162 1.3 simonb #define M_SYS_CPU_RESET_1 _SB_MAKEMASK1(55)
163 1.3 simonb
164 1.3 simonb #define M_SYS_UNICPU0 _SB_MAKEMASK1(56)
165 1.3 simonb #define M_SYS_UNICPU1 _SB_MAKEMASK1(57)
166 1.3 simonb
167 1.3 simonb #define M_SYS_SB_SOFTRES _SB_MAKEMASK1(58)
168 1.3 simonb #define M_SYS_EXT_RESET _SB_MAKEMASK1(59)
169 1.3 simonb #define M_SYS_SYSTEM_RESET _SB_MAKEMASK1(60)
170 1.1 simonb
171 1.3 simonb #define M_SYS_MISR_MODE _SB_MAKEMASK1(61)
172 1.3 simonb #define M_SYS_MISR_RESET _SB_MAKEMASK1(62)
173 1.1 simonb
174 1.3 simonb #define M_SYS_SW_FLAG _SB_MAKEMASK1(63) /* PASS2 */
175 1.1 simonb
176 1.1 simonb
177 1.1 simonb /*
178 1.1 simonb * Mailbox Registers (Table 4-3)
179 1.1 simonb * Registers: SCD_MBOX_CPU_x
180 1.1 simonb */
181 1.1 simonb
182 1.3 simonb #define S_MBOX_INT_3 0
183 1.3 simonb #define M_MBOX_INT_3 _SB_MAKEMASK(16,S_MBOX_INT_3)
184 1.3 simonb #define S_MBOX_INT_2 16
185 1.3 simonb #define M_MBOX_INT_2 _SB_MAKEMASK(16,S_MBOX_INT_2)
186 1.3 simonb #define S_MBOX_INT_1 32
187 1.3 simonb #define M_MBOX_INT_1 _SB_MAKEMASK(16,S_MBOX_INT_1)
188 1.3 simonb #define S_MBOX_INT_0 48
189 1.3 simonb #define M_MBOX_INT_0 _SB_MAKEMASK(16,S_MBOX_INT_0)
190 1.1 simonb
191 1.1 simonb /*
192 1.1 simonb * Watchdog Registers (Table 4-8) (Table 4-9) (Table 4-10)
193 1.1 simonb * Registers: SCD_WDOG_INIT_CNT_x
194 1.1 simonb */
195 1.1 simonb
196 1.3 simonb #define V_SCD_WDOG_FREQ 1000000
197 1.1 simonb
198 1.3 simonb #define S_SCD_WDOG_INIT 0
199 1.3 simonb #define M_SCD_WDOG_INIT _SB_MAKEMASK(23,S_SCD_WDOG_INIT)
200 1.1 simonb
201 1.3 simonb #define S_SCD_WDOG_CNT 0
202 1.3 simonb #define M_SCD_WDOG_CNT _SB_MAKEMASK(23,S_SCD_WDOG_CNT)
203 1.1 simonb
204 1.3 simonb #define M_SCD_WDOG_ENABLE _SB_MAKEMASK1(0)
205 1.1 simonb
206 1.1 simonb /*
207 1.1 simonb * Timer Registers (Table 4-11) (Table 4-12) (Table 4-13)
208 1.1 simonb */
209 1.1 simonb
210 1.3 simonb #define V_SCD_TIMER_FREQ 1000000
211 1.1 simonb
212 1.3 simonb #define S_SCD_TIMER_INIT 0
213 1.3 simonb #define M_SCD_TIMER_INIT _SB_MAKEMASK(20,S_SCD_TIMER_INIT)
214 1.3 simonb #define V_SCD_TIMER_INIT(x) _SB_MAKEVALUE(x,S_SCD_TIMER_INIT)
215 1.3 simonb #define G_SCD_TIMER_INIT(x) _SB_GETVALUE(x,S_SCD_TIMER_INIT,M_SCD_TIMER_INIT)
216 1.3 simonb
217 1.3 simonb #define S_SCD_TIMER_CNT 0
218 1.3 simonb #define M_SCD_TIMER_CNT _SB_MAKEMASK(20,S_SCD_TIMER_CNT)
219 1.3 simonb #define V_SCD_TIMER_CNT(x) _SB_MAKEVALUE(x,S_SCD_TIMER_CNT)
220 1.3 simonb #define G_SCD_TIMER_CNT(x) _SB_GETVALUE(x,S_SCD_TIMER_CNT,M_SCD_TIMER_CNT)
221 1.3 simonb
222 1.3 simonb #define M_SCD_TIMER_ENABLE _SB_MAKEMASK1(0)
223 1.3 simonb #define M_SCD_TIMER_MODE _SB_MAKEMASK1(1)
224 1.3 simonb #define M_SCD_TIMER_MODE_CONTINUOUS M_SCD_TIMER_MODE
225 1.1 simonb
226 1.1 simonb /*
227 1.1 simonb * System Performance Counters
228 1.1 simonb */
229 1.1 simonb
230 1.3 simonb #define S_SPC_CFG_SRC0 0
231 1.3 simonb #define M_SPC_CFG_SRC0 _SB_MAKEMASK(8,S_SPC_CFG_SRC0)
232 1.3 simonb #define V_SPC_CFG_SRC0(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC0)
233 1.3 simonb #define G_SPC_CFG_SRC0(x) _SB_GETVALUE(x,S_SPC_CFG_SRC0,M_SPC_CFG_SRC0)
234 1.3 simonb
235 1.3 simonb #define S_SPC_CFG_SRC1 8
236 1.3 simonb #define M_SPC_CFG_SRC1 _SB_MAKEMASK(8,S_SPC_CFG_SRC1)
237 1.3 simonb #define V_SPC_CFG_SRC1(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC1)
238 1.3 simonb #define G_SPC_CFG_SRC1(x) _SB_GETVALUE(x,S_SPC_CFG_SRC1,M_SPC_CFG_SRC1)
239 1.3 simonb
240 1.3 simonb #define S_SPC_CFG_SRC2 16
241 1.3 simonb #define M_SPC_CFG_SRC2 _SB_MAKEMASK(8,S_SPC_CFG_SRC2)
242 1.3 simonb #define V_SPC_CFG_SRC2(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC2)
243 1.3 simonb #define G_SPC_CFG_SRC2(x) _SB_GETVALUE(x,S_SPC_CFG_SRC2,M_SPC_CFG_SRC2)
244 1.3 simonb
245 1.3 simonb #define S_SPC_CFG_SRC3 24
246 1.3 simonb #define M_SPC_CFG_SRC3 _SB_MAKEMASK(8,S_SPC_CFG_SRC3)
247 1.3 simonb #define V_SPC_CFG_SRC3(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC3)
248 1.3 simonb #define G_SPC_CFG_SRC3(x) _SB_GETVALUE(x,S_SPC_CFG_SRC3,M_SPC_CFG_SRC3)
249 1.1 simonb
250 1.3 simonb #define M_SPC_CFG_CLEAR _SB_MAKEMASK1(32)
251 1.3 simonb #define M_SPC_CFG_ENABLE _SB_MAKEMASK1(33)
252 1.1 simonb
253 1.1 simonb
254 1.1 simonb /*
255 1.1 simonb * Bus Watcher
256 1.1 simonb */
257 1.1 simonb
258 1.3 simonb #define S_SCD_BERR_TID 8
259 1.3 simonb #define M_SCD_BERR_TID _SB_MAKEMASK(10,S_SCD_BERR_TID)
260 1.3 simonb #define V_SCD_BERR_TID(x) _SB_MAKEVALUE(x,S_SCD_BERR_TID)
261 1.3 simonb #define G_SCD_BERR_TID(x) _SB_GETVALUE(x,S_SCD_BERR_TID,M_SCD_BERR_TID)
262 1.3 simonb
263 1.3 simonb #define S_SCD_BERR_RID 18
264 1.3 simonb #define M_SCD_BERR_RID _SB_MAKEMASK(4,S_SCD_BERR_RID)
265 1.3 simonb #define V_SCD_BERR_RID(x) _SB_MAKEVALUE(x,S_SCD_BERR_RID)
266 1.3 simonb #define G_SCD_BERR_RID(x) _SB_GETVALUE(x,S_SCD_BERR_RID,M_SCD_BERR_RID)
267 1.3 simonb
268 1.3 simonb #define S_SCD_BERR_DCODE 22
269 1.3 simonb #define M_SCD_BERR_DCODE _SB_MAKEMASK(3,S_SCD_BERR_DCODE)
270 1.3 simonb #define V_SCD_BERR_DCODE(x) _SB_MAKEVALUE(x,S_SCD_BERR_DCODE)
271 1.3 simonb #define G_SCD_BERR_DCODE(x) _SB_GETVALUE(x,S_SCD_BERR_DCODE,M_SCD_BERR_DCODE)
272 1.3 simonb
273 1.3 simonb #define M_SCD_BERR_MULTERRS _SB_MAKEMASK1(30)
274 1.3 simonb
275 1.3 simonb
276 1.3 simonb #define S_SCD_L2ECC_CORR_D 0
277 1.3 simonb #define M_SCD_L2ECC_CORR_D _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_D)
278 1.3 simonb #define V_SCD_L2ECC_CORR_D(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_D)
279 1.3 simonb #define G_SCD_L2ECC_CORR_D(x) _SB_GETVALUE(x,S_SCD_L2ECC_CORR_D,M_SCD_L2ECC_CORR_D)
280 1.3 simonb
281 1.3 simonb #define S_SCD_L2ECC_BAD_D 8
282 1.3 simonb #define M_SCD_L2ECC_BAD_D _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_D)
283 1.3 simonb #define V_SCD_L2ECC_BAD_D(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_D)
284 1.3 simonb #define G_SCD_L2ECC_BAD_D(x) _SB_GETVALUE(x,S_SCD_L2ECC_BAD_D,M_SCD_L2ECC_BAD_D)
285 1.3 simonb
286 1.3 simonb #define S_SCD_L2ECC_CORR_T 16
287 1.3 simonb #define M_SCD_L2ECC_CORR_T _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_T)
288 1.3 simonb #define V_SCD_L2ECC_CORR_T(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_T)
289 1.3 simonb #define G_SCD_L2ECC_CORR_T(x) _SB_GETVALUE(x,S_SCD_L2ECC_CORR_T,M_SCD_L2ECC_CORR_T)
290 1.3 simonb
291 1.3 simonb #define S_SCD_L2ECC_BAD_T 24
292 1.3 simonb #define M_SCD_L2ECC_BAD_T _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_T)
293 1.3 simonb #define V_SCD_L2ECC_BAD_T(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_T)
294 1.3 simonb #define G_SCD_L2ECC_BAD_T(x) _SB_GETVALUE(x,S_SCD_L2ECC_BAD_T,M_SCD_L2ECC_BAD_T)
295 1.3 simonb
296 1.3 simonb #define S_SCD_MEM_ECC_CORR 0
297 1.3 simonb #define M_SCD_MEM_ECC_CORR _SB_MAKEMASK(8,S_SCD_MEM_ECC_CORR)
298 1.3 simonb #define V_SCD_MEM_ECC_CORR(x) _SB_MAKEVALUE(x,S_SCD_MEM_ECC_CORR)
299 1.3 simonb #define G_SCD_MEM_ECC_CORR(x) _SB_GETVALUE(x,S_SCD_MEM_ECC_CORR,M_SCD_MEM_ECC_CORR)
300 1.3 simonb
301 1.3 simonb #define S_SCD_MEM_ECC_BAD 16
302 1.3 simonb #define M_SCD_MEM_ECC_BAD _SB_MAKEMASK(8,S_SCD_MEM_ECC_BAD)
303 1.3 simonb #define V_SCD_MEM_ECC_BAD(x) _SB_MAKEVALUE(x,S_SCD_MEM_ECC_BAD)
304 1.3 simonb #define G_SCD_MEM_ECC_BAD(x) _SB_GETVALUE(x,S_SCD_MEM_ECC_BAD,M_SCD_MEM_ECC_BAD)
305 1.3 simonb
306 1.3 simonb #define S_SCD_MEM_BUSERR 24
307 1.3 simonb #define M_SCD_MEM_BUSERR _SB_MAKEMASK(8,S_SCD_MEM_BUSERR)
308 1.3 simonb #define V_SCD_MEM_BUSERR(x) _SB_MAKEVALUE(x,S_SCD_MEM_BUSERR)
309 1.3 simonb #define G_SCD_MEM_BUSERR(x) _SB_GETVALUE(x,S_SCD_MEM_BUSERR,M_SCD_MEM_BUSERR)
310 1.1 simonb
311 1.1 simonb
312 1.1 simonb /*
313 1.1 simonb * Address Trap Registers
314 1.1 simonb */
315 1.1 simonb
316 1.3 simonb #define M_ATRAP_INDEX _SB_MAKEMASK(4,0)
317 1.3 simonb #define M_ATRAP_ADDRESS _SB_MAKEMASK(40,0)
318 1.1 simonb
319 1.3 simonb #define S_ATRAP_CFG_CNT 0
320 1.3 simonb #define M_ATRAP_CFG_CNT _SB_MAKEMASK(3,S_ATRAP_CFG_CNT)
321 1.3 simonb #define V_ATRAP_CFG_CNT(x) _SB_MAKEVALUE(x,S_ATRAP_CFG_CNT)
322 1.3 simonb #define G_ATRAP_CFG_CNT(x) _SB_GETVALUE(x,S_ATRAP_CFG_CNT,M_ATRAP_CFG_CNT)
323 1.3 simonb
324 1.3 simonb #define M_ATRAP_CFG_WRITE _SB_MAKEMASK1(3)
325 1.3 simonb #define M_ATRAP_CFG_ALL _SB_MAKEMASK1(4)
326 1.3 simonb #define M_ATRAP_CFG_INV _SB_MAKEMASK1(5)
327 1.3 simonb #define M_ATRAP_CFG_USESRC _SB_MAKEMASK1(6)
328 1.3 simonb #define M_ATRAP_CFG_SRCINV _SB_MAKEMASK1(7)
329 1.3 simonb
330 1.3 simonb #define S_ATRAP_CFG_AGENTID 8
331 1.3 simonb #define M_ATRAP_CFG_AGENTID _SB_MAKEMASK(4,S_ATRAP_CFG_AGENTID)
332 1.3 simonb #define V_ATRAP_CFG_AGENTID(x) _SB_MAKEVALUE(x,S_ATRAP_CFG_AGENTID)
333 1.3 simonb #define G_ATRAP_CFG_AGENTID(x) _SB_GETVALUE(x,S_ATRAP_CFG_AGENTID,M_ATRAP_CFG_AGENTID)
334 1.3 simonb
335 1.3 simonb #define K_BUS_AGENT_CPU0 0
336 1.3 simonb #define K_BUS_AGENT_CPU1 1
337 1.3 simonb #define K_BUS_AGENT_IOB0 2
338 1.3 simonb #define K_BUS_AGENT_IOB1 3
339 1.3 simonb #define K_BUS_AGENT_SCD 4
340 1.3 simonb #define K_BUS_AGENT_RESERVED 5
341 1.3 simonb #define K_BUS_AGENT_L2C 6
342 1.3 simonb #define K_BUS_AGENT_MC 7
343 1.3 simonb
344 1.3 simonb #define S_ATRAP_CFG_CATTR 12
345 1.3 simonb #define M_ATRAP_CFG_CATTR _SB_MAKEMASK(3,S_ATRAP_CFG_CATTR)
346 1.3 simonb #define V_ATRAP_CFG_CATTR(x) _SB_MAKEVALUE(x,S_ATRAP_CFG_CATTR)
347 1.3 simonb #define G_ATRAP_CFG_CATTR(x) _SB_GETVALUE(x,S_ATRAP_CFG_CATTR,M_ATRAP_CFG_CATTR)
348 1.3 simonb
349 1.3 simonb #define K_ATRAP_CFG_CATTR_IGNORE 0
350 1.3 simonb #define K_ATRAP_CFG_CATTR_UNC 1
351 1.3 simonb #define K_ATRAP_CFG_CATTR_CACHEABLE 2
352 1.3 simonb #define K_ATRAP_CFG_CATTR_NONCOH 3
353 1.3 simonb #define K_ATRAP_CFG_CATTR_COHERENT 4
354 1.3 simonb #define K_ATRAP_CFG_CATTR_NOTUNC 5
355 1.3 simonb #define K_ATRAP_CFG_CATTR_NOTNONCOH 6
356 1.3 simonb #define K_ATRAP_CFG_CATTR_NOTCOHERENT 7
357 1.1 simonb
358 1.1 simonb /*
359 1.1 simonb * Trace Buffer Config register
360 1.1 simonb */
361 1.1 simonb
362 1.3 simonb #define M_SCD_TRACE_CFG_RESET _SB_MAKEMASK1(0)
363 1.3 simonb #define M_SCD_TRACE_CFG_START_READ _SB_MAKEMASK1(1)
364 1.3 simonb #define M_SCD_TRACE_CFG_START _SB_MAKEMASK1(2)
365 1.3 simonb #define M_SCD_TRACE_CFG_STOP _SB_MAKEMASK1(3)
366 1.3 simonb #define M_SCD_TRACE_CFG_FREEZE _SB_MAKEMASK1(4)
367 1.3 simonb #define M_SCD_TRACE_CFG_FREEZE_FULL _SB_MAKEMASK1(5)
368 1.3 simonb #define M_SCD_TRACE_CFG_DEBUG_FULL _SB_MAKEMASK1(6)
369 1.3 simonb #define M_SCD_TRACE_CFG_FULL _SB_MAKEMASK1(7)
370 1.3 simonb #define M_SCD_TRACE_CFG_FORCECNT _SB_MAKEMASK1(8) /* PASS2 */
371 1.3 simonb
372 1.3 simonb #define S_SCD_TRACE_CFG_CUR_ADDR 10
373 1.3 simonb #define M_SCD_TRACE_CFG_CUR_ADDR _SB_MAKEMASK(8,S_SCD_TRACE_CFG_CUR_ADDR)
374 1.3 simonb #define V_SCD_TRACE_CFG_CUR_ADDR(x) _SB_MAKEVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR)
375 1.3 simonb #define G_SCD_TRACE_CFG_CUR_ADDR(x) _SB_GETVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR,M_SCD_TRACE_CFG_CUR_ADDR)
376 1.1 simonb
377 1.1 simonb /*
378 1.1 simonb * Trace Event registers
379 1.1 simonb */
380 1.1 simonb
381 1.3 simonb #define S_SCD_TREVT_ADDR_MATCH 0
382 1.3 simonb #define M_SCD_TREVT_ADDR_MATCH _SB_MAKEMASK(4,S_SCD_TREVT_ADDR_MATCH)
383 1.3 simonb #define V_SCD_TREVT_ADDR_MATCH(x) _SB_MAKEVALUE(x,S_SCD_TREVT_ADDR_MATCH)
384 1.3 simonb #define G_SCD_TREVT_ADDR_MATCH(x) _SB_GETVALUE(x,S_SCD_TREVT_ADDR_MATCH,M_SCD_TREVT_ADDR_MATCH)
385 1.3 simonb
386 1.3 simonb #define M_SCD_TREVT_REQID_MATCH _SB_MAKEMASK1(4)
387 1.3 simonb #define M_SCD_TREVT_DATAID_MATCH _SB_MAKEMASK1(5)
388 1.3 simonb #define M_SCD_TREVT_RESPID_MATCH _SB_MAKEMASK1(6)
389 1.3 simonb #define M_SCD_TREVT_INTERRUPT _SB_MAKEMASK1(7)
390 1.3 simonb #define M_SCD_TREVT_DEBUG_PIN _SB_MAKEMASK1(9)
391 1.3 simonb #define M_SCD_TREVT_WRITE _SB_MAKEMASK1(10)
392 1.3 simonb #define M_SCD_TREVT_READ _SB_MAKEMASK1(11)
393 1.3 simonb
394 1.3 simonb #define S_SCD_TREVT_REQID 12
395 1.3 simonb #define M_SCD_TREVT_REQID _SB_MAKEMASK(4,S_SCD_TREVT_REQID)
396 1.3 simonb #define V_SCD_TREVT_REQID(x) _SB_MAKEVALUE(x,S_SCD_TREVT_REQID)
397 1.3 simonb #define G_SCD_TREVT_REQID(x) _SB_GETVALUE(x,S_SCD_TREVT_REQID,M_SCD_TREVT_REQID)
398 1.3 simonb
399 1.3 simonb #define S_SCD_TREVT_RESPID 16
400 1.3 simonb #define M_SCD_TREVT_RESPID _SB_MAKEMASK(4,S_SCD_TREVT_RESPID)
401 1.3 simonb #define V_SCD_TREVT_RESPID(x) _SB_MAKEVALUE(x,S_SCD_TREVT_RESPID)
402 1.3 simonb #define G_SCD_TREVT_RESPID(x) _SB_GETVALUE(x,S_SCD_TREVT_RESPID,M_SCD_TREVT_RESPID)
403 1.3 simonb
404 1.3 simonb #define S_SCD_TREVT_DATAID 20
405 1.3 simonb #define M_SCD_TREVT_DATAID _SB_MAKEMASK(4,S_SCD_TREVT_DATAID)
406 1.3 simonb #define V_SCD_TREVT_DATAID(x) _SB_MAKEVALUE(x,S_SCD_TREVT_DATAID)
407 1.3 simonb #define G_SCD_TREVT_DATAID(x) _SB_GETVALUE(x,S_SCD_TREVT_DATAID,M_SCD_TREVT_DATID)
408 1.3 simonb
409 1.3 simonb #define S_SCD_TREVT_COUNT 24
410 1.3 simonb #define M_SCD_TREVT_COUNT _SB_MAKEMASK(8,S_SCD_TREVT_COUNT)
411 1.3 simonb #define V_SCD_TREVT_COUNT(x) _SB_MAKEVALUE(x,S_SCD_TREVT_COUNT)
412 1.3 simonb #define G_SCD_TREVT_COUNT(x) _SB_GETVALUE(x,S_SCD_TREVT_COUNT,M_SCD_TREVT_COUNT)
413 1.1 simonb
414 1.1 simonb /*
415 1.1 simonb * Trace Sequence registers
416 1.1 simonb */
417 1.1 simonb
418 1.3 simonb #define S_SCD_TRSEQ_EVENT4 0
419 1.3 simonb #define M_SCD_TRSEQ_EVENT4 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT4)
420 1.3 simonb #define V_SCD_TRSEQ_EVENT4(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT4)
421 1.3 simonb #define G_SCD_TRSEQ_EVENT4(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT4,M_SCD_TRSEQ_EVENT4)
422 1.3 simonb
423 1.3 simonb #define S_SCD_TRSEQ_EVENT3 4
424 1.3 simonb #define M_SCD_TRSEQ_EVENT3 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT3)
425 1.3 simonb #define V_SCD_TRSEQ_EVENT3(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT3)
426 1.3 simonb #define G_SCD_TRSEQ_EVENT3(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT3,M_SCD_TRSEQ_EVENT3)
427 1.3 simonb
428 1.3 simonb #define S_SCD_TRSEQ_EVENT2 8
429 1.3 simonb #define M_SCD_TRSEQ_EVENT2 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT2)
430 1.3 simonb #define V_SCD_TRSEQ_EVENT2(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT2)
431 1.3 simonb #define G_SCD_TRSEQ_EVENT2(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT2,M_SCD_TRSEQ_EVENT2)
432 1.3 simonb
433 1.3 simonb #define S_SCD_TRSEQ_EVENT1 12
434 1.3 simonb #define M_SCD_TRSEQ_EVENT1 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT1)
435 1.3 simonb #define V_SCD_TRSEQ_EVENT1(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT1)
436 1.3 simonb #define G_SCD_TRSEQ_EVENT1(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT1,M_SCD_TRSEQ_EVENT1)
437 1.3 simonb
438 1.3 simonb #define K_SCD_TRSEQ_E0 0
439 1.3 simonb #define K_SCD_TRSEQ_E1 1
440 1.3 simonb #define K_SCD_TRSEQ_E2 2
441 1.3 simonb #define K_SCD_TRSEQ_E3 3
442 1.3 simonb #define K_SCD_TRSEQ_E0_E1 4
443 1.3 simonb #define K_SCD_TRSEQ_E1_E2 5
444 1.3 simonb #define K_SCD_TRSEQ_E2_E3 6
445 1.3 simonb #define K_SCD_TRSEQ_E0_E1_E2 7
446 1.3 simonb #define K_SCD_TRSEQ_E0_E1_E2_E3 8
447 1.3 simonb #define K_SCD_TRSEQ_E0E1 9
448 1.3 simonb #define K_SCD_TRSEQ_E0E1E2 10
449 1.3 simonb #define K_SCD_TRSEQ_E0E1E2E3 11
450 1.3 simonb #define K_SCD_TRSEQ_E0E1_E2 12
451 1.3 simonb #define K_SCD_TRSEQ_E0E1_E2E3 13
452 1.3 simonb #define K_SCD_TRSEQ_E0E1_E2_E3 14
453 1.3 simonb #define K_SCD_TRSEQ_IGNORED 15
454 1.3 simonb
455 1.3 simonb #define K_SCD_TRSEQ_TRIGGER_ALL (V_SCD_TRSEQ_EVENT1(K_SCD_TRSEQ_IGNORED) | \
456 1.3 simonb V_SCD_TRSEQ_EVENT2(K_SCD_TRSEQ_IGNORED) | \
457 1.3 simonb V_SCD_TRSEQ_EVENT3(K_SCD_TRSEQ_IGNORED) | \
458 1.3 simonb V_SCD_TRSEQ_EVENT4(K_SCD_TRSEQ_IGNORED))
459 1.3 simonb
460 1.3 simonb #define S_SCD_TRSEQ_FUNCTION 16
461 1.3 simonb #define M_SCD_TRSEQ_FUNCTION _SB_MAKEMASK(4,S_SCD_TRSEQ_FUNCTION)
462 1.3 simonb #define V_SCD_TRSEQ_FUNCTION(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_FUNCTION)
463 1.3 simonb #define G_SCD_TRSEQ_FUNCTION(x) _SB_GETVALUE(x,S_SCD_TRSEQ_FUNCTION,M_SCD_TRSEQ_FUNCTION)
464 1.3 simonb
465 1.3 simonb #define K_SCD_TRSEQ_FUNC_NOP 0
466 1.3 simonb #define K_SCD_TRSEQ_FUNC_START 1
467 1.3 simonb #define K_SCD_TRSEQ_FUNC_STOP 2
468 1.3 simonb #define K_SCD_TRSEQ_FUNC_FREEZE 3
469 1.3 simonb
470 1.3 simonb #define V_SCD_TRSEQ_FUNC_NOP V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_NOP)
471 1.3 simonb #define V_SCD_TRSEQ_FUNC_START V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_START)
472 1.3 simonb #define V_SCD_TRSEQ_FUNC_STOP V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_STOP)
473 1.3 simonb #define V_SCD_TRSEQ_FUNC_FREEZE V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_FREEZE)
474 1.3 simonb
475 1.3 simonb #define M_SCD_TRSEQ_ASAMPLE _SB_MAKEMASK1(18)
476 1.3 simonb #define M_SCD_TRSEQ_DSAMPLE _SB_MAKEMASK1(19)
477 1.3 simonb #define M_SCD_TRSEQ_DEBUGPIN _SB_MAKEMASK1(20)
478 1.3 simonb #define M_SCD_TRSEQ_DEBUGCPU _SB_MAKEMASK1(21)
479 1.3 simonb #define M_SCD_TRSEQ_CLEARUSE _SB_MAKEMASK1(22)
480 1.1 simonb
481 1.1 simonb #endif
482