Home | History | Annotate | Line # | Download | only in include
sb1250_scd.h revision 1.6.2.1
      1      1.1  simonb /*  *********************************************************************
      2      1.1  simonb     *  SB1250 Board Support Package
      3      1.3  simonb     *
      4      1.1  simonb     *  SCD Constants and Macros			File: sb1250_scd.h
      5      1.3  simonb     *
      6      1.1  simonb     *  This module contains constants and macros useful for
      7      1.1  simonb     *  manipulating the System Control and Debug module on the 1250.
      8      1.3  simonb     *
      9      1.3  simonb     *  SB1250 specification level:  User's manual 1/02/02
     10      1.3  simonb     *
     11  1.6.2.1   skrll     *  Author:  Mitch Lichtenberg
     12      1.3  simonb     *
     13      1.3  simonb     *********************************************************************
     14      1.1  simonb     *
     15      1.6     cgd     *  Copyright 2000,2001,2002,2003
     16      1.1  simonb     *  Broadcom Corporation. All rights reserved.
     17      1.3  simonb     *
     18      1.3  simonb     *  This software is furnished under license and may be used and
     19      1.3  simonb     *  copied only in accordance with the following terms and
     20      1.3  simonb     *  conditions.  Subject to these conditions, you may download,
     21      1.3  simonb     *  copy, install, use, modify and distribute modified or unmodified
     22      1.3  simonb     *  copies of this software in source and/or binary form.  No title
     23      1.1  simonb     *  or ownership is transferred hereby.
     24      1.3  simonb     *
     25      1.3  simonb     *  1) Any source code used, modified or distributed must reproduce
     26      1.6     cgd     *     and retain this copyright notice and list of conditions
     27      1.6     cgd     *     as they appear in the source file.
     28      1.3  simonb     *
     29      1.3  simonb     *  2) No right is granted to use any trade name, trademark, or
     30      1.6     cgd     *     logo of Broadcom Corporation.  The "Broadcom Corporation"
     31      1.6     cgd     *     name may not be used to endorse or promote products derived
     32      1.6     cgd     *     from this software without the prior written permission of
     33      1.6     cgd     *     Broadcom Corporation.
     34      1.3  simonb     *
     35      1.1  simonb     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
     36      1.6     cgd     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
     37      1.3  simonb     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
     38      1.3  simonb     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
     39      1.3  simonb     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
     40      1.6     cgd     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
     41      1.3  simonb     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     42      1.6     cgd     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     43      1.1  simonb     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     44      1.3  simonb     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
     45      1.3  simonb     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     46      1.3  simonb     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
     47      1.1  simonb     *     THE POSSIBILITY OF SUCH DAMAGE.
     48      1.1  simonb     ********************************************************************* */
     49      1.1  simonb 
     50      1.1  simonb #ifndef _SB1250_SCD_H
     51      1.3  simonb #define _SB1250_SCD_H
     52      1.1  simonb 
     53      1.1  simonb #include "sb1250_defs.h"
     54      1.1  simonb 
     55      1.1  simonb /*  *********************************************************************
     56      1.1  simonb     *  System control/debug registers
     57      1.1  simonb     ********************************************************************* */
     58      1.1  simonb 
     59      1.1  simonb /*
     60      1.1  simonb  * System Revision Register (Table 4-1)
     61      1.1  simonb  */
     62      1.1  simonb 
     63      1.3  simonb #define M_SYS_RESERVED		    _SB_MAKEMASK(8,0)
     64      1.1  simonb 
     65      1.3  simonb #define S_SYS_REVISION              _SB_MAKE64(8)
     66      1.3  simonb #define M_SYS_REVISION              _SB_MAKEMASK(8,S_SYS_REVISION)
     67      1.3  simonb #define V_SYS_REVISION(x)           _SB_MAKEVALUE(x,S_SYS_REVISION)
     68      1.3  simonb #define G_SYS_REVISION(x)           _SB_GETVALUE(x,S_SYS_REVISION,M_SYS_REVISION)
     69      1.3  simonb 
     70      1.4     cgd #if SIBYTE_HDR_FEATURE_CHIP(1250)
     71  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_PASS1	0x01
     72  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_PASS2	0x03
     73  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_A10	0x0b
     74  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_PASS2_2	0x10
     75  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_B2	0x11
     76  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_PASS3	0x20
     77  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_C1	0x21
     78  1.6.2.1   skrll #define K_SYS_REVISION_BCM1250_C2	0x22
     79      1.4     cgd 
     80      1.4     cgd /* XXX: discourage people from using these constants.  */
     81      1.4     cgd #define K_SYS_REVISION_PASS1	    K_SYS_REVISION_BCM1250_PASS1
     82      1.4     cgd #define K_SYS_REVISION_PASS2	    K_SYS_REVISION_BCM1250_PASS2
     83      1.4     cgd #define K_SYS_REVISION_PASS2_2	    K_SYS_REVISION_BCM1250_PASS2_2
     84      1.4     cgd #define K_SYS_REVISION_PASS3	    K_SYS_REVISION_BCM1250_PASS3
     85      1.4     cgd #endif /* 1250 */
     86      1.4     cgd 
     87      1.4     cgd #if SIBYTE_HDR_FEATURE_CHIP(112x)
     88  1.6.2.1   skrll #define K_SYS_REVISION_BCM112x_A1	0x20
     89  1.6.2.1   skrll #define K_SYS_REVISION_BCM112x_A2	0x21
     90      1.4     cgd #endif /* 112x */
     91      1.3  simonb 
     92      1.4     cgd /* XXX: discourage people from using these constants.  */
     93      1.3  simonb #define S_SYS_PART                  _SB_MAKE64(16)
     94      1.3  simonb #define M_SYS_PART                  _SB_MAKEMASK(16,S_SYS_PART)
     95      1.3  simonb #define V_SYS_PART(x)               _SB_MAKEVALUE(x,S_SYS_PART)
     96      1.3  simonb #define G_SYS_PART(x)               _SB_GETVALUE(x,S_SYS_PART,M_SYS_PART)
     97      1.3  simonb 
     98      1.4     cgd /* XXX: discourage people from using these constants.  */
     99      1.3  simonb #define K_SYS_PART_SB1250           0x1250
    100      1.4     cgd #define K_SYS_PART_BCM1120          0x1121
    101      1.4     cgd #define K_SYS_PART_BCM1125          0x1123
    102      1.4     cgd #define K_SYS_PART_BCM1125H         0x1124
    103      1.4     cgd 
    104      1.4     cgd /* The "peripheral set" (SOC type) is the low 4 bits of the "part" field.  */
    105      1.4     cgd #define S_SYS_SOC_TYPE              _SB_MAKE64(16)
    106      1.4     cgd #define M_SYS_SOC_TYPE              _SB_MAKEMASK(4,S_SYS_SOC_TYPE)
    107      1.4     cgd #define V_SYS_SOC_TYPE(x)           _SB_MAKEVALUE(x,S_SYS_SOC_TYPE)
    108      1.4     cgd #define G_SYS_SOC_TYPE(x)           _SB_GETVALUE(x,S_SYS_SOC_TYPE,M_SYS_SOC_TYPE)
    109      1.4     cgd 
    110      1.4     cgd #define K_SYS_SOC_TYPE_BCM1250      0x0
    111      1.4     cgd #define K_SYS_SOC_TYPE_BCM1120      0x1
    112      1.4     cgd #define K_SYS_SOC_TYPE_BCM1250_ALT  0x2		/* 1250pass2 w/ 1/4 L2.  */
    113      1.4     cgd #define K_SYS_SOC_TYPE_BCM1125      0x3
    114      1.4     cgd #define K_SYS_SOC_TYPE_BCM1125H     0x4
    115      1.4     cgd #define K_SYS_SOC_TYPE_BCM1250_ALT2 0x5		/* 1250pass2 w/ 1/2 L2.  */
    116  1.6.2.1   skrll #define K_SYS_SOC_TYPE_BCM1x80      0x6
    117  1.6.2.1   skrll #define K_SYS_SOC_TYPE_BCM1x55      0x7
    118      1.4     cgd 
    119      1.4     cgd /*
    120      1.4     cgd  * Calculate correct SOC type given a copy of system revision register.
    121      1.4     cgd  *
    122      1.4     cgd  * (For the assembler version, sysrev and dest may be the same register.
    123      1.4     cgd  * Also, it clobbers AT.)
    124      1.4     cgd  */
    125      1.4     cgd #ifdef __ASSEMBLER__
    126      1.4     cgd #define SYS_SOC_TYPE(dest, sysrev)					\
    127      1.4     cgd 	.set push ;							\
    128      1.4     cgd 	.set reorder ;							\
    129      1.4     cgd 	dsrl	dest, sysrev, S_SYS_SOC_TYPE ;				\
    130      1.4     cgd 	andi	dest, dest, (M_SYS_SOC_TYPE >> S_SYS_SOC_TYPE);		\
    131      1.4     cgd 	beq	dest, K_SYS_SOC_TYPE_BCM1250_ALT, 991f ;		\
    132      1.4     cgd 	beq	dest, K_SYS_SOC_TYPE_BCM1250_ALT2, 991f	 ;		\
    133      1.4     cgd 	b	992f ;							\
    134      1.4     cgd 991:	li	dest, K_SYS_SOC_TYPE_BCM1250 ;				\
    135      1.4     cgd 992:									\
    136      1.4     cgd 	.set pop
    137      1.4     cgd #else
    138      1.4     cgd #define SYS_SOC_TYPE(sysrev)						\
    139      1.4     cgd 	((G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT		\
    140      1.4     cgd 	  || G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT2)	\
    141      1.4     cgd 	 ? K_SYS_SOC_TYPE_BCM1250 : G_SYS_SOC_TYPE(sysrev))
    142      1.4     cgd #endif
    143      1.3  simonb 
    144      1.3  simonb #define S_SYS_WID                   _SB_MAKE64(32)
    145      1.3  simonb #define M_SYS_WID                   _SB_MAKEMASK(32,S_SYS_WID)
    146      1.3  simonb #define V_SYS_WID(x)                _SB_MAKEVALUE(x,S_SYS_WID)
    147      1.3  simonb #define G_SYS_WID(x)                _SB_GETVALUE(x,S_SYS_WID,M_SYS_WID)
    148      1.1  simonb 
    149  1.6.2.1   skrll /* System Manufacturing Register
    150  1.6.2.1   skrll * Register: SCD_SYSTEM_MANUF
    151  1.6.2.1   skrll */
    152  1.6.2.1   skrll 
    153  1.6.2.1   skrll /* Wafer ID: bits 31:0 */
    154  1.6.2.1   skrll #define S_SYS_WAFERID1_200        _SB_MAKE64(0)
    155  1.6.2.1   skrll #define M_SYS_WAFERID1_200        _SB_MAKEMASK(32,S_SYS_WAFERID1_200)
    156  1.6.2.1   skrll #define V_SYS_WAFERID1_200(x)     _SB_MAKEVALUE(x,S_SYS_WAFERID1_200)
    157  1.6.2.1   skrll #define G_SYS_WAFERID1_200(x)     _SB_GETVALUE(x,S_SYS_WAFERID1_200,M_SYS_WAFERID1_200)
    158  1.6.2.1   skrll 
    159  1.6.2.1   skrll #define S_SYS_BIN                 _SB_MAKE64(32)
    160  1.6.2.1   skrll #define M_SYS_BIN                 _SB_MAKEMASK(4,S_SYS_BIN)
    161  1.6.2.1   skrll #define V_SYS_BIN                 _SB_MAKEVALUE(x,S_SYS_BIN)
    162  1.6.2.1   skrll #define G_SYS_BIN                 _SB_GETVALUE(x,S_SYS_BIN,M_SYS_BIN)
    163  1.6.2.1   skrll 
    164  1.6.2.1   skrll /* Wafer ID: bits 39:36 */
    165  1.6.2.1   skrll #define S_SYS_WAFERID2_200        _SB_MAKE64(36)
    166  1.6.2.1   skrll #define M_SYS_WAFERID2_200        _SB_MAKEMASK(4,S_SYS_WAFERID2_200)
    167  1.6.2.1   skrll #define V_SYS_WAFERID2_200(x)     _SB_MAKEVALUE(x,S_SYS_WAFERID2_200)
    168  1.6.2.1   skrll #define G_SYS_WAFERID2_200(x)     _SB_GETVALUE(x,S_SYS_WAFERID2_200,M_SYS_WAFERID2_200)
    169  1.6.2.1   skrll 
    170  1.6.2.1   skrll /* Wafer ID: bits 39:0 */
    171  1.6.2.1   skrll #define S_SYS_WAFERID_300         _SB_MAKE64(0)
    172  1.6.2.1   skrll #define M_SYS_WAFERID_300         _SB_MAKEMASK(40,S_SYS_WAFERID_300)
    173  1.6.2.1   skrll #define V_SYS_WAFERID_300(x)      _SB_MAKEVALUE(x,S_SYS_WAFERID_300)
    174  1.6.2.1   skrll #define G_SYS_WAFERID_300(x)      _SB_GETVALUE(x,S_SYS_WAFERID_300,M_SYS_WAFERID_300)
    175  1.6.2.1   skrll 
    176  1.6.2.1   skrll #define S_SYS_XPOS                _SB_MAKE64(40)
    177  1.6.2.1   skrll #define M_SYS_XPOS                _SB_MAKEMASK(6,S_SYS_XPOS)
    178  1.6.2.1   skrll #define V_SYS_XPOS(x)             _SB_MAKEVALUE(x,S_SYS_XPOS)
    179  1.6.2.1   skrll #define G_SYS_XPOS(x)             _SB_GETVALUE(x,S_SYS_XPOS,M_SYS_XPOS)
    180  1.6.2.1   skrll 
    181  1.6.2.1   skrll #define S_SYS_YPOS                _SB_MAKE64(46)
    182  1.6.2.1   skrll #define M_SYS_YPOS                _SB_MAKEMASK(6,S_SYS_YPOS)
    183  1.6.2.1   skrll #define V_SYS_YPOS(x)             _SB_MAKEVALUE(x,S_SYS_YPOS)
    184  1.6.2.1   skrll #define G_SYS_YPOS(x)             _SB_GETVALUE(x,S_SYS_YPOS,M_SYS_YPOS)
    185  1.6.2.1   skrll 
    186      1.1  simonb /*
    187      1.1  simonb  * System Config Register (Table 4-2)
    188      1.1  simonb  * Register: SCD_SYSTEM_CFG
    189      1.1  simonb  */
    190      1.1  simonb 
    191      1.3  simonb #define M_SYS_LDT_PLL_BYP           _SB_MAKEMASK1(3)
    192      1.3  simonb #define M_SYS_PCI_SYNC_TEST_MODE    _SB_MAKEMASK1(4)
    193      1.3  simonb #define M_SYS_IOB0_DIV              _SB_MAKEMASK1(5)
    194      1.3  simonb #define M_SYS_IOB1_DIV              _SB_MAKEMASK1(6)
    195      1.3  simonb 
    196      1.3  simonb #define S_SYS_PLL_DIV               _SB_MAKE64(7)
    197      1.3  simonb #define M_SYS_PLL_DIV               _SB_MAKEMASK(5,S_SYS_PLL_DIV)
    198      1.3  simonb #define V_SYS_PLL_DIV(x)            _SB_MAKEVALUE(x,S_SYS_PLL_DIV)
    199      1.3  simonb #define G_SYS_PLL_DIV(x)            _SB_GETVALUE(x,S_SYS_PLL_DIV,M_SYS_PLL_DIV)
    200      1.3  simonb 
    201      1.3  simonb #define M_SYS_SER0_ENABLE           _SB_MAKEMASK1(12)
    202      1.3  simonb #define M_SYS_SER0_RSTB_EN          _SB_MAKEMASK1(13)
    203      1.3  simonb #define M_SYS_SER1_ENABLE           _SB_MAKEMASK1(14)
    204      1.3  simonb #define M_SYS_SER1_RSTB_EN          _SB_MAKEMASK1(15)
    205      1.3  simonb #define M_SYS_PCMCIA_ENABLE         _SB_MAKEMASK1(16)
    206      1.3  simonb 
    207      1.3  simonb #define S_SYS_BOOT_MODE             _SB_MAKE64(17)
    208      1.3  simonb #define M_SYS_BOOT_MODE             _SB_MAKEMASK(2,S_SYS_BOOT_MODE)
    209      1.3  simonb #define V_SYS_BOOT_MODE(x)          _SB_MAKEVALUE(x,S_SYS_BOOT_MODE)
    210      1.3  simonb #define G_SYS_BOOT_MODE(x)          _SB_GETVALUE(x,S_SYS_BOOT_MODE,M_SYS_BOOT_MODE)
    211      1.3  simonb #define K_SYS_BOOT_MODE_ROM32       0
    212      1.3  simonb #define K_SYS_BOOT_MODE_ROM8        1
    213      1.3  simonb #define K_SYS_BOOT_MODE_SMBUS_SMALL 2
    214      1.3  simonb #define K_SYS_BOOT_MODE_SMBUS_BIG   3
    215      1.3  simonb 
    216      1.3  simonb #define M_SYS_PCI_HOST              _SB_MAKEMASK1(19)
    217      1.3  simonb #define M_SYS_PCI_ARBITER           _SB_MAKEMASK1(20)
    218      1.3  simonb #define M_SYS_SOUTH_ON_LDT          _SB_MAKEMASK1(21)
    219      1.3  simonb #define M_SYS_BIG_ENDIAN            _SB_MAKEMASK1(22)
    220      1.3  simonb #define M_SYS_GENCLK_EN             _SB_MAKEMASK1(23)
    221      1.3  simonb #define M_SYS_LDT_TEST_EN           _SB_MAKEMASK1(24)
    222      1.3  simonb #define M_SYS_GEN_PARITY_EN         _SB_MAKEMASK1(25)
    223      1.3  simonb 
    224      1.3  simonb #define S_SYS_CONFIG                26
    225      1.3  simonb #define M_SYS_CONFIG                _SB_MAKEMASK(6,S_SYS_CONFIG)
    226      1.3  simonb #define V_SYS_CONFIG(x)             _SB_MAKEVALUE(x,S_SYS_CONFIG)
    227      1.3  simonb #define G_SYS_CONFIG(x)             _SB_GETVALUE(x,S_SYS_CONFIG,M_SYS_CONFIG)
    228      1.1  simonb 
    229  1.6.2.1   skrll /* The following bits are writeable by JTAG only. */
    230      1.1  simonb 
    231      1.3  simonb #define M_SYS_CLKSTOP               _SB_MAKEMASK1(32)
    232      1.3  simonb #define M_SYS_CLKSTEP               _SB_MAKEMASK1(33)
    233      1.1  simonb 
    234      1.3  simonb #define S_SYS_CLKCOUNT              34
    235      1.3  simonb #define M_SYS_CLKCOUNT              _SB_MAKEMASK(8,S_SYS_CLKCOUNT)
    236      1.3  simonb #define V_SYS_CLKCOUNT(x)           _SB_MAKEVALUE(x,S_SYS_CLKCOUNT)
    237      1.3  simonb #define G_SYS_CLKCOUNT(x)           _SB_GETVALUE(x,S_SYS_CLKCOUNT,M_SYS_CLKCOUNT)
    238      1.3  simonb 
    239      1.3  simonb #define M_SYS_PLL_BYPASS            _SB_MAKEMASK1(42)
    240      1.3  simonb 
    241      1.3  simonb #define S_SYS_PLL_IREF		    43
    242      1.3  simonb #define M_SYS_PLL_IREF		    _SB_MAKEMASK(2,S_SYS_PLL_IREF)
    243      1.3  simonb 
    244      1.3  simonb #define S_SYS_PLL_VCO		    45
    245      1.3  simonb #define M_SYS_PLL_VCO		    _SB_MAKEMASK(2,S_SYS_PLL_VCO)
    246      1.3  simonb 
    247      1.3  simonb #define S_SYS_PLL_VREG		    47
    248      1.3  simonb #define M_SYS_PLL_VREG		    _SB_MAKEMASK(2,S_SYS_PLL_VREG)
    249      1.3  simonb 
    250      1.3  simonb #define M_SYS_MEM_RESET             _SB_MAKEMASK1(49)
    251      1.3  simonb #define M_SYS_L2C_RESET             _SB_MAKEMASK1(50)
    252      1.3  simonb #define M_SYS_IO_RESET_0            _SB_MAKEMASK1(51)
    253      1.3  simonb #define M_SYS_IO_RESET_1            _SB_MAKEMASK1(52)
    254      1.3  simonb #define M_SYS_SCD_RESET             _SB_MAKEMASK1(53)
    255      1.1  simonb 
    256      1.1  simonb /* End of bits writable by JTAG only. */
    257      1.1  simonb 
    258      1.3  simonb #define M_SYS_CPU_RESET_0           _SB_MAKEMASK1(54)
    259      1.3  simonb #define M_SYS_CPU_RESET_1           _SB_MAKEMASK1(55)
    260      1.3  simonb 
    261      1.3  simonb #define M_SYS_UNICPU0               _SB_MAKEMASK1(56)
    262      1.3  simonb #define M_SYS_UNICPU1               _SB_MAKEMASK1(57)
    263      1.3  simonb 
    264      1.3  simonb #define M_SYS_SB_SOFTRES            _SB_MAKEMASK1(58)
    265      1.3  simonb #define M_SYS_EXT_RESET             _SB_MAKEMASK1(59)
    266      1.3  simonb #define M_SYS_SYSTEM_RESET          _SB_MAKEMASK1(60)
    267      1.1  simonb 
    268      1.3  simonb #define M_SYS_MISR_MODE             _SB_MAKEMASK1(61)
    269      1.3  simonb #define M_SYS_MISR_RESET            _SB_MAKEMASK1(62)
    270      1.1  simonb 
    271      1.4     cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
    272      1.4     cgd #define M_SYS_SW_FLAG		    _SB_MAKEMASK1(63)
    273      1.4     cgd #endif /* 1250 PASS2 || 112x PASS1 */
    274      1.1  simonb 
    275      1.1  simonb 
    276      1.1  simonb /*
    277      1.1  simonb  * Mailbox Registers (Table 4-3)
    278      1.1  simonb  * Registers: SCD_MBOX_CPU_x
    279      1.1  simonb  */
    280      1.1  simonb 
    281      1.3  simonb #define S_MBOX_INT_3                0
    282      1.3  simonb #define M_MBOX_INT_3                _SB_MAKEMASK(16,S_MBOX_INT_3)
    283      1.3  simonb #define S_MBOX_INT_2                16
    284      1.3  simonb #define M_MBOX_INT_2                _SB_MAKEMASK(16,S_MBOX_INT_2)
    285      1.3  simonb #define S_MBOX_INT_1                32
    286      1.3  simonb #define M_MBOX_INT_1                _SB_MAKEMASK(16,S_MBOX_INT_1)
    287      1.3  simonb #define S_MBOX_INT_0                48
    288      1.3  simonb #define M_MBOX_INT_0                _SB_MAKEMASK(16,S_MBOX_INT_0)
    289      1.1  simonb 
    290      1.1  simonb /*
    291      1.1  simonb  * Watchdog Registers (Table 4-8) (Table 4-9) (Table 4-10)
    292      1.1  simonb  * Registers: SCD_WDOG_INIT_CNT_x
    293      1.1  simonb  */
    294      1.1  simonb 
    295      1.3  simonb #define V_SCD_WDOG_FREQ             1000000
    296      1.1  simonb 
    297      1.3  simonb #define S_SCD_WDOG_INIT             0
    298      1.3  simonb #define M_SCD_WDOG_INIT             _SB_MAKEMASK(23,S_SCD_WDOG_INIT)
    299      1.1  simonb 
    300      1.3  simonb #define S_SCD_WDOG_CNT              0
    301      1.3  simonb #define M_SCD_WDOG_CNT              _SB_MAKEMASK(23,S_SCD_WDOG_CNT)
    302      1.1  simonb 
    303  1.6.2.1   skrll #define S_SCD_WDOG_ENABLE           0
    304  1.6.2.1   skrll #define M_SCD_WDOG_ENABLE           _SB_MAKEMASK1(S_SCD_WDOG_ENABLE)
    305  1.6.2.1   skrll 
    306  1.6.2.1   skrll #define S_SCD_WDOG_RESET_TYPE       2
    307  1.6.2.1   skrll #define M_SCD_WDOG_RESET_TYPE       _SB_MAKEMASK(3,S_SCD_WDOG_RESET_TYPE)
    308  1.6.2.1   skrll #define V_SCD_WDOG_RESET_TYPE(x)    _SB_MAKEVALUE(x,S_SCD_WDOG_RESET_TYPE)
    309  1.6.2.1   skrll #define G_SCD_WDOG_RESET_TYPE(x)    _SB_GETVALUE(x,S_SCD_WDOG_RESET_TYPE,M_SCD_WDOG_RESET_TYPE)
    310  1.6.2.1   skrll 
    311  1.6.2.1   skrll #define K_SCD_WDOG_RESET_FULL       0	/* actually, (x & 1) == 0  */
    312  1.6.2.1   skrll #define K_SCD_WDOG_RESET_SOFT       1
    313  1.6.2.1   skrll #define K_SCD_WDOG_RESET_CPU0       3
    314  1.6.2.1   skrll #define K_SCD_WDOG_RESET_CPU1       5
    315  1.6.2.1   skrll #define K_SCD_WDOG_RESET_BOTH_CPUS  7
    316  1.6.2.1   skrll 
    317  1.6.2.1   skrll /* This feature is present in 1250 C0 and later, but *not* in 112x A revs.  */
    318  1.6.2.1   skrll #if SIBYTE_HDR_FEATURE(1250, PASS3)
    319  1.6.2.1   skrll #define S_SCD_WDOG_HAS_RESET        8
    320  1.6.2.1   skrll #define M_SCD_WDOG_HAS_RESET        _SB_MAKEMASK1(S_SCD_WDOG_HAS_RESET)
    321  1.6.2.1   skrll #endif
    322  1.6.2.1   skrll 
    323      1.1  simonb 
    324      1.1  simonb /*
    325      1.1  simonb  * Timer Registers (Table 4-11) (Table 4-12) (Table 4-13)
    326      1.1  simonb  */
    327      1.1  simonb 
    328      1.3  simonb #define V_SCD_TIMER_FREQ            1000000
    329      1.1  simonb 
    330      1.3  simonb #define S_SCD_TIMER_INIT            0
    331      1.3  simonb #define M_SCD_TIMER_INIT            _SB_MAKEMASK(20,S_SCD_TIMER_INIT)
    332      1.3  simonb #define V_SCD_TIMER_INIT(x)         _SB_MAKEVALUE(x,S_SCD_TIMER_INIT)
    333      1.3  simonb #define G_SCD_TIMER_INIT(x)         _SB_GETVALUE(x,S_SCD_TIMER_INIT,M_SCD_TIMER_INIT)
    334      1.3  simonb 
    335      1.3  simonb #define S_SCD_TIMER_CNT             0
    336      1.3  simonb #define M_SCD_TIMER_CNT             _SB_MAKEMASK(20,S_SCD_TIMER_CNT)
    337      1.3  simonb #define V_SCD_TIMER_CNT(x)         _SB_MAKEVALUE(x,S_SCD_TIMER_CNT)
    338      1.3  simonb #define G_SCD_TIMER_CNT(x)         _SB_GETVALUE(x,S_SCD_TIMER_CNT,M_SCD_TIMER_CNT)
    339      1.3  simonb 
    340      1.3  simonb #define M_SCD_TIMER_ENABLE          _SB_MAKEMASK1(0)
    341      1.3  simonb #define M_SCD_TIMER_MODE            _SB_MAKEMASK1(1)
    342      1.3  simonb #define M_SCD_TIMER_MODE_CONTINUOUS M_SCD_TIMER_MODE
    343      1.1  simonb 
    344      1.1  simonb /*
    345      1.1  simonb  * System Performance Counters
    346      1.1  simonb  */
    347      1.1  simonb 
    348      1.3  simonb #define S_SPC_CFG_SRC0            0
    349      1.3  simonb #define M_SPC_CFG_SRC0            _SB_MAKEMASK(8,S_SPC_CFG_SRC0)
    350      1.3  simonb #define V_SPC_CFG_SRC0(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC0)
    351      1.3  simonb #define G_SPC_CFG_SRC0(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC0,M_SPC_CFG_SRC0)
    352      1.3  simonb 
    353      1.3  simonb #define S_SPC_CFG_SRC1            8
    354      1.3  simonb #define M_SPC_CFG_SRC1            _SB_MAKEMASK(8,S_SPC_CFG_SRC1)
    355      1.3  simonb #define V_SPC_CFG_SRC1(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC1)
    356      1.3  simonb #define G_SPC_CFG_SRC1(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC1,M_SPC_CFG_SRC1)
    357      1.3  simonb 
    358      1.3  simonb #define S_SPC_CFG_SRC2            16
    359      1.3  simonb #define M_SPC_CFG_SRC2            _SB_MAKEMASK(8,S_SPC_CFG_SRC2)
    360      1.3  simonb #define V_SPC_CFG_SRC2(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC2)
    361      1.3  simonb #define G_SPC_CFG_SRC2(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC2,M_SPC_CFG_SRC2)
    362      1.3  simonb 
    363      1.3  simonb #define S_SPC_CFG_SRC3            24
    364      1.3  simonb #define M_SPC_CFG_SRC3            _SB_MAKEMASK(8,S_SPC_CFG_SRC3)
    365      1.3  simonb #define V_SPC_CFG_SRC3(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC3)
    366      1.3  simonb #define G_SPC_CFG_SRC3(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC3,M_SPC_CFG_SRC3)
    367      1.1  simonb 
    368      1.3  simonb #define M_SPC_CFG_CLEAR		_SB_MAKEMASK1(32)
    369      1.3  simonb #define M_SPC_CFG_ENABLE	_SB_MAKEMASK1(33)
    370      1.1  simonb 
    371      1.1  simonb 
    372      1.1  simonb /*
    373      1.1  simonb  * Bus Watcher
    374      1.1  simonb  */
    375      1.1  simonb 
    376      1.3  simonb #define S_SCD_BERR_TID            8
    377      1.3  simonb #define M_SCD_BERR_TID            _SB_MAKEMASK(10,S_SCD_BERR_TID)
    378      1.3  simonb #define V_SCD_BERR_TID(x)         _SB_MAKEVALUE(x,S_SCD_BERR_TID)
    379      1.3  simonb #define G_SCD_BERR_TID(x)         _SB_GETVALUE(x,S_SCD_BERR_TID,M_SCD_BERR_TID)
    380      1.3  simonb 
    381      1.3  simonb #define S_SCD_BERR_RID            18
    382      1.3  simonb #define M_SCD_BERR_RID            _SB_MAKEMASK(4,S_SCD_BERR_RID)
    383      1.3  simonb #define V_SCD_BERR_RID(x)         _SB_MAKEVALUE(x,S_SCD_BERR_RID)
    384      1.3  simonb #define G_SCD_BERR_RID(x)         _SB_GETVALUE(x,S_SCD_BERR_RID,M_SCD_BERR_RID)
    385      1.3  simonb 
    386      1.4     cgd #define S_SCD_BERR_DCODE          22
    387      1.4     cgd #define M_SCD_BERR_DCODE          _SB_MAKEMASK(3,S_SCD_BERR_DCODE)
    388      1.4     cgd #define V_SCD_BERR_DCODE(x)       _SB_MAKEVALUE(x,S_SCD_BERR_DCODE)
    389      1.4     cgd #define G_SCD_BERR_DCODE(x)       _SB_GETVALUE(x,S_SCD_BERR_DCODE,M_SCD_BERR_DCODE)
    390      1.4     cgd 
    391      1.4     cgd #define M_SCD_BERR_MULTERRS       _SB_MAKEMASK1(30)
    392      1.4     cgd 
    393      1.4     cgd 
    394      1.4     cgd #define S_SCD_L2ECC_CORR_D        0
    395      1.4     cgd #define M_SCD_L2ECC_CORR_D        _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_D)
    396      1.4     cgd #define V_SCD_L2ECC_CORR_D(x)     _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_D)
    397      1.4     cgd #define G_SCD_L2ECC_CORR_D(x)     _SB_GETVALUE(x,S_SCD_L2ECC_CORR_D,M_SCD_L2ECC_CORR_D)
    398      1.4     cgd 
    399      1.4     cgd #define S_SCD_L2ECC_BAD_D         8
    400      1.4     cgd #define M_SCD_L2ECC_BAD_D         _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_D)
    401      1.4     cgd #define V_SCD_L2ECC_BAD_D(x)      _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_D)
    402      1.4     cgd #define G_SCD_L2ECC_BAD_D(x)      _SB_GETVALUE(x,S_SCD_L2ECC_BAD_D,M_SCD_L2ECC_BAD_D)
    403      1.4     cgd 
    404      1.4     cgd #define S_SCD_L2ECC_CORR_T        16
    405      1.4     cgd #define M_SCD_L2ECC_CORR_T        _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_T)
    406      1.4     cgd #define V_SCD_L2ECC_CORR_T(x)     _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_T)
    407      1.4     cgd #define G_SCD_L2ECC_CORR_T(x)     _SB_GETVALUE(x,S_SCD_L2ECC_CORR_T,M_SCD_L2ECC_CORR_T)
    408      1.4     cgd 
    409      1.4     cgd #define S_SCD_L2ECC_BAD_T         24
    410      1.4     cgd #define M_SCD_L2ECC_BAD_T         _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_T)
    411      1.4     cgd #define V_SCD_L2ECC_BAD_T(x)      _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_T)
    412      1.4     cgd #define G_SCD_L2ECC_BAD_T(x)      _SB_GETVALUE(x,S_SCD_L2ECC_BAD_T,M_SCD_L2ECC_BAD_T)
    413      1.4     cgd 
    414      1.4     cgd #define S_SCD_MEM_ECC_CORR        0
    415      1.4     cgd #define M_SCD_MEM_ECC_CORR        _SB_MAKEMASK(8,S_SCD_MEM_ECC_CORR)
    416      1.4     cgd #define V_SCD_MEM_ECC_CORR(x)     _SB_MAKEVALUE(x,S_SCD_MEM_ECC_CORR)
    417      1.4     cgd #define G_SCD_MEM_ECC_CORR(x)     _SB_GETVALUE(x,S_SCD_MEM_ECC_CORR,M_SCD_MEM_ECC_CORR)
    418      1.4     cgd 
    419      1.4     cgd #define S_SCD_MEM_ECC_BAD         8
    420      1.4     cgd #define M_SCD_MEM_ECC_BAD         _SB_MAKEMASK(8,S_SCD_MEM_ECC_BAD)
    421      1.4     cgd #define V_SCD_MEM_ECC_BAD(x)      _SB_MAKEVALUE(x,S_SCD_MEM_ECC_BAD)
    422      1.4     cgd #define G_SCD_MEM_ECC_BAD(x)      _SB_GETVALUE(x,S_SCD_MEM_ECC_BAD,M_SCD_MEM_ECC_BAD)
    423      1.4     cgd 
    424      1.4     cgd #define S_SCD_MEM_BUSERR          16
    425      1.4     cgd #define M_SCD_MEM_BUSERR          _SB_MAKEMASK(8,S_SCD_MEM_BUSERR)
    426      1.4     cgd #define V_SCD_MEM_BUSERR(x)       _SB_MAKEVALUE(x,S_SCD_MEM_BUSERR)
    427      1.4     cgd #define G_SCD_MEM_BUSERR(x)       _SB_GETVALUE(x,S_SCD_MEM_BUSERR,M_SCD_MEM_BUSERR)
    428      1.1  simonb 
    429      1.1  simonb 
    430      1.1  simonb /*
    431      1.1  simonb  * Address Trap Registers
    432      1.1  simonb  */
    433      1.1  simonb 
    434      1.3  simonb #define M_ATRAP_INDEX		  _SB_MAKEMASK(4,0)
    435      1.3  simonb #define M_ATRAP_ADDRESS		  _SB_MAKEMASK(40,0)
    436      1.1  simonb 
    437      1.3  simonb #define S_ATRAP_CFG_CNT            0
    438      1.3  simonb #define M_ATRAP_CFG_CNT            _SB_MAKEMASK(3,S_ATRAP_CFG_CNT)
    439      1.3  simonb #define V_ATRAP_CFG_CNT(x)         _SB_MAKEVALUE(x,S_ATRAP_CFG_CNT)
    440      1.3  simonb #define G_ATRAP_CFG_CNT(x)         _SB_GETVALUE(x,S_ATRAP_CFG_CNT,M_ATRAP_CFG_CNT)
    441      1.3  simonb 
    442      1.3  simonb #define M_ATRAP_CFG_WRITE	   _SB_MAKEMASK1(3)
    443      1.3  simonb #define M_ATRAP_CFG_ALL	  	   _SB_MAKEMASK1(4)
    444      1.3  simonb #define M_ATRAP_CFG_INV	   	   _SB_MAKEMASK1(5)
    445      1.3  simonb #define M_ATRAP_CFG_USESRC	   _SB_MAKEMASK1(6)
    446      1.3  simonb #define M_ATRAP_CFG_SRCINV	   _SB_MAKEMASK1(7)
    447      1.3  simonb 
    448      1.3  simonb #define S_ATRAP_CFG_AGENTID     8
    449      1.3  simonb #define M_ATRAP_CFG_AGENTID     _SB_MAKEMASK(4,S_ATRAP_CFG_AGENTID)
    450      1.3  simonb #define V_ATRAP_CFG_AGENTID(x)  _SB_MAKEVALUE(x,S_ATRAP_CFG_AGENTID)
    451      1.3  simonb #define G_ATRAP_CFG_AGENTID(x)  _SB_GETVALUE(x,S_ATRAP_CFG_AGENTID,M_ATRAP_CFG_AGENTID)
    452      1.3  simonb 
    453      1.3  simonb #define K_BUS_AGENT_CPU0	0
    454      1.3  simonb #define K_BUS_AGENT_CPU1	1
    455      1.3  simonb #define K_BUS_AGENT_IOB0	2
    456      1.3  simonb #define K_BUS_AGENT_IOB1	3
    457      1.3  simonb #define K_BUS_AGENT_SCD	4
    458      1.3  simonb #define K_BUS_AGENT_RESERVED	5
    459      1.3  simonb #define K_BUS_AGENT_L2C	6
    460      1.3  simonb #define K_BUS_AGENT_MC	7
    461      1.3  simonb 
    462      1.3  simonb #define S_ATRAP_CFG_CATTR     12
    463      1.3  simonb #define M_ATRAP_CFG_CATTR     _SB_MAKEMASK(3,S_ATRAP_CFG_CATTR)
    464      1.3  simonb #define V_ATRAP_CFG_CATTR(x)  _SB_MAKEVALUE(x,S_ATRAP_CFG_CATTR)
    465      1.3  simonb #define G_ATRAP_CFG_CATTR(x)  _SB_GETVALUE(x,S_ATRAP_CFG_CATTR,M_ATRAP_CFG_CATTR)
    466      1.3  simonb 
    467      1.3  simonb #define K_ATRAP_CFG_CATTR_IGNORE	0
    468      1.3  simonb #define K_ATRAP_CFG_CATTR_UNC    	1
    469      1.3  simonb #define K_ATRAP_CFG_CATTR_CACHEABLE	2
    470      1.3  simonb #define K_ATRAP_CFG_CATTR_NONCOH  	3
    471      1.3  simonb #define K_ATRAP_CFG_CATTR_COHERENT	4
    472      1.3  simonb #define K_ATRAP_CFG_CATTR_NOTUNC	5
    473      1.3  simonb #define K_ATRAP_CFG_CATTR_NOTNONCOH	6
    474      1.3  simonb #define K_ATRAP_CFG_CATTR_NOTCOHERENT   7
    475      1.1  simonb 
    476      1.1  simonb /*
    477      1.1  simonb  * Trace Buffer Config register
    478      1.1  simonb  */
    479      1.1  simonb 
    480      1.3  simonb #define M_SCD_TRACE_CFG_RESET           _SB_MAKEMASK1(0)
    481      1.3  simonb #define M_SCD_TRACE_CFG_START_READ      _SB_MAKEMASK1(1)
    482      1.3  simonb #define M_SCD_TRACE_CFG_START           _SB_MAKEMASK1(2)
    483      1.3  simonb #define M_SCD_TRACE_CFG_STOP            _SB_MAKEMASK1(3)
    484      1.3  simonb #define M_SCD_TRACE_CFG_FREEZE          _SB_MAKEMASK1(4)
    485      1.3  simonb #define M_SCD_TRACE_CFG_FREEZE_FULL     _SB_MAKEMASK1(5)
    486      1.3  simonb #define M_SCD_TRACE_CFG_DEBUG_FULL      _SB_MAKEMASK1(6)
    487      1.3  simonb #define M_SCD_TRACE_CFG_FULL            _SB_MAKEMASK1(7)
    488      1.4     cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
    489      1.4     cgd #define M_SCD_TRACE_CFG_FORCECNT        _SB_MAKEMASK1(8)
    490      1.4     cgd #endif /* 1250 PASS2 || 112x PASS1 */
    491      1.3  simonb 
    492      1.3  simonb #define S_SCD_TRACE_CFG_CUR_ADDR        10
    493      1.3  simonb #define M_SCD_TRACE_CFG_CUR_ADDR        _SB_MAKEMASK(8,S_SCD_TRACE_CFG_CUR_ADDR)
    494      1.3  simonb #define V_SCD_TRACE_CFG_CUR_ADDR(x)     _SB_MAKEVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR)
    495      1.3  simonb #define G_SCD_TRACE_CFG_CUR_ADDR(x)     _SB_GETVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR,M_SCD_TRACE_CFG_CUR_ADDR)
    496      1.1  simonb 
    497      1.1  simonb /*
    498      1.1  simonb  * Trace Event registers
    499      1.1  simonb  */
    500      1.1  simonb 
    501      1.3  simonb #define S_SCD_TREVT_ADDR_MATCH          0
    502      1.3  simonb #define M_SCD_TREVT_ADDR_MATCH          _SB_MAKEMASK(4,S_SCD_TREVT_ADDR_MATCH)
    503      1.3  simonb #define V_SCD_TREVT_ADDR_MATCH(x)       _SB_MAKEVALUE(x,S_SCD_TREVT_ADDR_MATCH)
    504      1.3  simonb #define G_SCD_TREVT_ADDR_MATCH(x)       _SB_GETVALUE(x,S_SCD_TREVT_ADDR_MATCH,M_SCD_TREVT_ADDR_MATCH)
    505      1.3  simonb 
    506      1.3  simonb #define M_SCD_TREVT_REQID_MATCH         _SB_MAKEMASK1(4)
    507      1.3  simonb #define M_SCD_TREVT_DATAID_MATCH        _SB_MAKEMASK1(5)
    508      1.3  simonb #define M_SCD_TREVT_RESPID_MATCH        _SB_MAKEMASK1(6)
    509      1.3  simonb #define M_SCD_TREVT_INTERRUPT           _SB_MAKEMASK1(7)
    510      1.3  simonb #define M_SCD_TREVT_DEBUG_PIN           _SB_MAKEMASK1(9)
    511      1.3  simonb #define M_SCD_TREVT_WRITE               _SB_MAKEMASK1(10)
    512      1.3  simonb #define M_SCD_TREVT_READ                _SB_MAKEMASK1(11)
    513      1.3  simonb 
    514      1.3  simonb #define S_SCD_TREVT_REQID               12
    515      1.3  simonb #define M_SCD_TREVT_REQID               _SB_MAKEMASK(4,S_SCD_TREVT_REQID)
    516      1.3  simonb #define V_SCD_TREVT_REQID(x)            _SB_MAKEVALUE(x,S_SCD_TREVT_REQID)
    517      1.3  simonb #define G_SCD_TREVT_REQID(x)            _SB_GETVALUE(x,S_SCD_TREVT_REQID,M_SCD_TREVT_REQID)
    518      1.3  simonb 
    519      1.3  simonb #define S_SCD_TREVT_RESPID              16
    520      1.3  simonb #define M_SCD_TREVT_RESPID              _SB_MAKEMASK(4,S_SCD_TREVT_RESPID)
    521      1.3  simonb #define V_SCD_TREVT_RESPID(x)           _SB_MAKEVALUE(x,S_SCD_TREVT_RESPID)
    522      1.3  simonb #define G_SCD_TREVT_RESPID(x)           _SB_GETVALUE(x,S_SCD_TREVT_RESPID,M_SCD_TREVT_RESPID)
    523      1.3  simonb 
    524      1.3  simonb #define S_SCD_TREVT_DATAID              20
    525      1.3  simonb #define M_SCD_TREVT_DATAID              _SB_MAKEMASK(4,S_SCD_TREVT_DATAID)
    526      1.3  simonb #define V_SCD_TREVT_DATAID(x)           _SB_MAKEVALUE(x,S_SCD_TREVT_DATAID)
    527      1.3  simonb #define G_SCD_TREVT_DATAID(x)           _SB_GETVALUE(x,S_SCD_TREVT_DATAID,M_SCD_TREVT_DATID)
    528      1.3  simonb 
    529      1.3  simonb #define S_SCD_TREVT_COUNT               24
    530      1.3  simonb #define M_SCD_TREVT_COUNT               _SB_MAKEMASK(8,S_SCD_TREVT_COUNT)
    531      1.3  simonb #define V_SCD_TREVT_COUNT(x)            _SB_MAKEVALUE(x,S_SCD_TREVT_COUNT)
    532      1.3  simonb #define G_SCD_TREVT_COUNT(x)            _SB_GETVALUE(x,S_SCD_TREVT_COUNT,M_SCD_TREVT_COUNT)
    533      1.1  simonb 
    534      1.1  simonb /*
    535      1.1  simonb  * Trace Sequence registers
    536      1.1  simonb  */
    537      1.1  simonb 
    538      1.3  simonb #define S_SCD_TRSEQ_EVENT4              0
    539      1.3  simonb #define M_SCD_TRSEQ_EVENT4              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT4)
    540      1.3  simonb #define V_SCD_TRSEQ_EVENT4(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT4)
    541      1.3  simonb #define G_SCD_TRSEQ_EVENT4(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT4,M_SCD_TRSEQ_EVENT4)
    542      1.3  simonb 
    543      1.3  simonb #define S_SCD_TRSEQ_EVENT3              4
    544      1.3  simonb #define M_SCD_TRSEQ_EVENT3              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT3)
    545      1.3  simonb #define V_SCD_TRSEQ_EVENT3(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT3)
    546      1.3  simonb #define G_SCD_TRSEQ_EVENT3(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT3,M_SCD_TRSEQ_EVENT3)
    547      1.3  simonb 
    548      1.3  simonb #define S_SCD_TRSEQ_EVENT2              8
    549      1.3  simonb #define M_SCD_TRSEQ_EVENT2              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT2)
    550      1.3  simonb #define V_SCD_TRSEQ_EVENT2(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT2)
    551      1.3  simonb #define G_SCD_TRSEQ_EVENT2(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT2,M_SCD_TRSEQ_EVENT2)
    552      1.3  simonb 
    553      1.3  simonb #define S_SCD_TRSEQ_EVENT1              12
    554      1.3  simonb #define M_SCD_TRSEQ_EVENT1              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT1)
    555      1.3  simonb #define V_SCD_TRSEQ_EVENT1(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT1)
    556      1.3  simonb #define G_SCD_TRSEQ_EVENT1(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT1,M_SCD_TRSEQ_EVENT1)
    557      1.3  simonb 
    558      1.3  simonb #define K_SCD_TRSEQ_E0                  0
    559      1.3  simonb #define K_SCD_TRSEQ_E1                  1
    560      1.3  simonb #define K_SCD_TRSEQ_E2                  2
    561      1.3  simonb #define K_SCD_TRSEQ_E3                  3
    562      1.3  simonb #define K_SCD_TRSEQ_E0_E1               4
    563      1.3  simonb #define K_SCD_TRSEQ_E1_E2               5
    564      1.3  simonb #define K_SCD_TRSEQ_E2_E3               6
    565      1.3  simonb #define K_SCD_TRSEQ_E0_E1_E2            7
    566      1.3  simonb #define K_SCD_TRSEQ_E0_E1_E2_E3         8
    567      1.3  simonb #define K_SCD_TRSEQ_E0E1                9
    568      1.3  simonb #define K_SCD_TRSEQ_E0E1E2              10
    569      1.3  simonb #define K_SCD_TRSEQ_E0E1E2E3            11
    570      1.3  simonb #define K_SCD_TRSEQ_E0E1_E2             12
    571      1.3  simonb #define K_SCD_TRSEQ_E0E1_E2E3           13
    572      1.3  simonb #define K_SCD_TRSEQ_E0E1_E2_E3          14
    573      1.3  simonb #define K_SCD_TRSEQ_IGNORED             15
    574      1.3  simonb 
    575      1.3  simonb #define K_SCD_TRSEQ_TRIGGER_ALL         (V_SCD_TRSEQ_EVENT1(K_SCD_TRSEQ_IGNORED) | \
    576      1.3  simonb                                          V_SCD_TRSEQ_EVENT2(K_SCD_TRSEQ_IGNORED) | \
    577      1.3  simonb                                          V_SCD_TRSEQ_EVENT3(K_SCD_TRSEQ_IGNORED) | \
    578      1.3  simonb                                          V_SCD_TRSEQ_EVENT4(K_SCD_TRSEQ_IGNORED))
    579      1.3  simonb 
    580      1.3  simonb #define S_SCD_TRSEQ_FUNCTION            16
    581      1.3  simonb #define M_SCD_TRSEQ_FUNCTION            _SB_MAKEMASK(4,S_SCD_TRSEQ_FUNCTION)
    582      1.3  simonb #define V_SCD_TRSEQ_FUNCTION(x)         _SB_MAKEVALUE(x,S_SCD_TRSEQ_FUNCTION)
    583      1.3  simonb #define G_SCD_TRSEQ_FUNCTION(x)         _SB_GETVALUE(x,S_SCD_TRSEQ_FUNCTION,M_SCD_TRSEQ_FUNCTION)
    584      1.3  simonb 
    585      1.3  simonb #define K_SCD_TRSEQ_FUNC_NOP            0
    586      1.3  simonb #define K_SCD_TRSEQ_FUNC_START          1
    587      1.3  simonb #define K_SCD_TRSEQ_FUNC_STOP           2
    588      1.3  simonb #define K_SCD_TRSEQ_FUNC_FREEZE         3
    589      1.3  simonb 
    590      1.3  simonb #define V_SCD_TRSEQ_FUNC_NOP            V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_NOP)
    591      1.3  simonb #define V_SCD_TRSEQ_FUNC_START          V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_START)
    592      1.3  simonb #define V_SCD_TRSEQ_FUNC_STOP           V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_STOP)
    593      1.3  simonb #define V_SCD_TRSEQ_FUNC_FREEZE         V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_FREEZE)
    594      1.3  simonb 
    595      1.3  simonb #define M_SCD_TRSEQ_ASAMPLE             _SB_MAKEMASK1(18)
    596      1.3  simonb #define M_SCD_TRSEQ_DSAMPLE             _SB_MAKEMASK1(19)
    597      1.3  simonb #define M_SCD_TRSEQ_DEBUGPIN            _SB_MAKEMASK1(20)
    598      1.3  simonb #define M_SCD_TRSEQ_DEBUGCPU            _SB_MAKEMASK1(21)
    599      1.3  simonb #define M_SCD_TRSEQ_CLEARUSE            _SB_MAKEMASK1(22)
    600      1.1  simonb 
    601      1.1  simonb #endif
    602