Home | History | Annotate | Line # | Download | only in include
sb1250_scd.h revision 1.7.106.1
      1        1.1  simonb /*  *********************************************************************
      2        1.1  simonb     *  SB1250 Board Support Package
      3        1.3  simonb     *
      4        1.1  simonb     *  SCD Constants and Macros			File: sb1250_scd.h
      5        1.3  simonb     *
      6        1.1  simonb     *  This module contains constants and macros useful for
      7        1.1  simonb     *  manipulating the System Control and Debug module on the 1250.
      8        1.3  simonb     *
      9        1.3  simonb     *  SB1250 specification level:  User's manual 1/02/02
     10        1.3  simonb     *
     11        1.3  simonb     *********************************************************************
     12        1.1  simonb     *
     13  1.7.106.1    yamt     *  Copyright 2000,2001,2002,2003,2004,2005
     14        1.1  simonb     *  Broadcom Corporation. All rights reserved.
     15        1.3  simonb     *
     16        1.3  simonb     *  This software is furnished under license and may be used and
     17        1.3  simonb     *  copied only in accordance with the following terms and
     18        1.3  simonb     *  conditions.  Subject to these conditions, you may download,
     19        1.3  simonb     *  copy, install, use, modify and distribute modified or unmodified
     20        1.3  simonb     *  copies of this software in source and/or binary form.  No title
     21        1.1  simonb     *  or ownership is transferred hereby.
     22        1.3  simonb     *
     23        1.3  simonb     *  1) Any source code used, modified or distributed must reproduce
     24        1.6     cgd     *     and retain this copyright notice and list of conditions
     25        1.6     cgd     *     as they appear in the source file.
     26        1.3  simonb     *
     27        1.3  simonb     *  2) No right is granted to use any trade name, trademark, or
     28        1.6     cgd     *     logo of Broadcom Corporation.  The "Broadcom Corporation"
     29        1.6     cgd     *     name may not be used to endorse or promote products derived
     30        1.6     cgd     *     from this software without the prior written permission of
     31        1.6     cgd     *     Broadcom Corporation.
     32        1.3  simonb     *
     33        1.1  simonb     *  3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
     34        1.6     cgd     *     IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
     35        1.3  simonb     *     WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
     36        1.3  simonb     *     PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
     37        1.3  simonb     *     SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
     38        1.6     cgd     *     PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
     39        1.3  simonb     *     INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     40        1.6     cgd     *     (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
     41        1.1  simonb     *     GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
     42        1.3  simonb     *     BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
     43        1.3  simonb     *     OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
     44        1.3  simonb     *     TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
     45        1.1  simonb     *     THE POSSIBILITY OF SUCH DAMAGE.
     46        1.1  simonb     ********************************************************************* */
     47        1.1  simonb 
     48        1.1  simonb #ifndef _SB1250_SCD_H
     49        1.3  simonb #define _SB1250_SCD_H
     50        1.1  simonb 
     51        1.1  simonb #include "sb1250_defs.h"
     52        1.1  simonb 
     53        1.1  simonb /*  *********************************************************************
     54        1.1  simonb     *  System control/debug registers
     55        1.1  simonb     ********************************************************************* */
     56        1.1  simonb 
     57        1.1  simonb /*
     58        1.1  simonb  * System Revision Register (Table 4-1)
     59        1.1  simonb  */
     60        1.1  simonb 
     61        1.3  simonb #define M_SYS_RESERVED		    _SB_MAKEMASK(8,0)
     62        1.1  simonb 
     63        1.3  simonb #define S_SYS_REVISION              _SB_MAKE64(8)
     64        1.3  simonb #define M_SYS_REVISION              _SB_MAKEMASK(8,S_SYS_REVISION)
     65        1.3  simonb #define V_SYS_REVISION(x)           _SB_MAKEVALUE(x,S_SYS_REVISION)
     66        1.3  simonb #define G_SYS_REVISION(x)           _SB_GETVALUE(x,S_SYS_REVISION,M_SYS_REVISION)
     67        1.3  simonb 
     68        1.7     cgd #define K_SYS_REVISION_BCM1250_PASS1	0x01
     69  1.7.106.1    yamt 
     70        1.7     cgd #define K_SYS_REVISION_BCM1250_PASS2	0x03
     71  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A1	0x03	/* Pass 2.0 WB */
     72  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A2	0x04	/* Pass 2.0 FC */
     73  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A3	0x05	/* Pass 2.1 FC */
     74  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A4	0x06	/* Pass 2.1 WB */
     75  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A6	0x07	/* OR 0x04 (A2) w/WID != 0 */
     76  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A8	0x0b	/* A8/A10 */
     77  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A9	0x08
     78  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_A10	K_SYS_REVISION_BCM1250_A8
     79  1.7.106.1    yamt 
     80        1.7     cgd #define K_SYS_REVISION_BCM1250_PASS2_2	0x10
     81  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_B0	K_SYS_REVISION_BCM1250_B1
     82  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_B1	0x10
     83        1.7     cgd #define K_SYS_REVISION_BCM1250_B2	0x11
     84  1.7.106.1    yamt 
     85  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_C0	0x20
     86        1.7     cgd #define K_SYS_REVISION_BCM1250_C1	0x21
     87        1.7     cgd #define K_SYS_REVISION_BCM1250_C2	0x22
     88  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_C3	0x23
     89        1.4     cgd 
     90  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE_CHIP(1250)
     91        1.4     cgd /* XXX: discourage people from using these constants.  */
     92        1.4     cgd #define K_SYS_REVISION_PASS1	    K_SYS_REVISION_BCM1250_PASS1
     93        1.4     cgd #define K_SYS_REVISION_PASS2	    K_SYS_REVISION_BCM1250_PASS2
     94        1.4     cgd #define K_SYS_REVISION_PASS2_2	    K_SYS_REVISION_BCM1250_PASS2_2
     95        1.4     cgd #define K_SYS_REVISION_PASS3	    K_SYS_REVISION_BCM1250_PASS3
     96  1.7.106.1    yamt #define K_SYS_REVISION_BCM1250_PASS3	K_SYS_REVISION_BCM1250_C0
     97        1.4     cgd #endif /* 1250 */
     98        1.4     cgd 
     99        1.7     cgd #define K_SYS_REVISION_BCM112x_A1	0x20
    100        1.7     cgd #define K_SYS_REVISION_BCM112x_A2	0x21
    101  1.7.106.1    yamt #define K_SYS_REVISION_BCM112x_A3	0x22
    102  1.7.106.1    yamt #define K_SYS_REVISION_BCM112x_A4	0x23
    103  1.7.106.1    yamt #define K_SYS_REVISION_BCM112x_B0	0x30
    104  1.7.106.1    yamt 
    105  1.7.106.1    yamt #define K_SYS_REVISION_BCM1480_S0	0x01
    106  1.7.106.1    yamt #define K_SYS_REVISION_BCM1480_A1	0x02
    107  1.7.106.1    yamt #define K_SYS_REVISION_BCM1480_A2	0x03
    108  1.7.106.1    yamt #define K_SYS_REVISION_BCM1480_A3	0x04
    109  1.7.106.1    yamt #define K_SYS_REVISION_BCM1480_B0       0x11
    110  1.7.106.1    yamt 
    111  1.7.106.1    yamt /*Cache size - 23:20  of revision register*/
    112  1.7.106.1    yamt #define S_SYS_L2C_SIZE            _SB_MAKE64(20)
    113  1.7.106.1    yamt #define M_SYS_L2C_SIZE            _SB_MAKEMASK(4,S_SYS_L2C_SIZE)
    114  1.7.106.1    yamt #define V_SYS_L2C_SIZE(x)         _SB_MAKEVALUE(x,S_SYS_L2C_SIZE)
    115  1.7.106.1    yamt #define G_SYS_L2C_SIZE(x)         _SB_GETVALUE(x,S_SYS_L2C_SIZE,M_SYS_L2C_SIZE)
    116  1.7.106.1    yamt 
    117  1.7.106.1    yamt #define K_SYS_L2C_SIZE_1MB	0
    118  1.7.106.1    yamt #define K_SYS_L2C_SIZE_512KB	5
    119  1.7.106.1    yamt #define K_SYS_L2C_SIZE_256KB	2
    120  1.7.106.1    yamt #define K_SYS_L2C_SIZE_128KB	1
    121  1.7.106.1    yamt 
    122  1.7.106.1    yamt #define K_SYS_L2C_SIZE_BCM1250	K_SYS_L2C_SIZE_512KB
    123  1.7.106.1    yamt #define K_SYS_L2C_SIZE_BCM1125	K_SYS_L2C_SIZE_256KB
    124  1.7.106.1    yamt #define K_SYS_L2C_SIZE_BCM1122	K_SYS_L2C_SIZE_128KB
    125  1.7.106.1    yamt 
    126  1.7.106.1    yamt 
    127  1.7.106.1    yamt /* Number of CPU cores, bits 27:24  of revision register*/
    128  1.7.106.1    yamt #define S_SYS_NUM_CPUS            _SB_MAKE64(24)
    129  1.7.106.1    yamt #define M_SYS_NUM_CPUS            _SB_MAKEMASK(4,S_SYS_NUM_CPUS)
    130  1.7.106.1    yamt #define V_SYS_NUM_CPUS(x)         _SB_MAKEVALUE(x,S_SYS_NUM_CPUS)
    131  1.7.106.1    yamt #define G_SYS_NUM_CPUS(x)         _SB_GETVALUE(x,S_SYS_NUM_CPUS,M_SYS_NUM_CPUS)
    132  1.7.106.1    yamt 
    133        1.3  simonb 
    134        1.4     cgd /* XXX: discourage people from using these constants.  */
    135        1.3  simonb #define S_SYS_PART                  _SB_MAKE64(16)
    136        1.3  simonb #define M_SYS_PART                  _SB_MAKEMASK(16,S_SYS_PART)
    137        1.3  simonb #define V_SYS_PART(x)               _SB_MAKEVALUE(x,S_SYS_PART)
    138        1.3  simonb #define G_SYS_PART(x)               _SB_GETVALUE(x,S_SYS_PART,M_SYS_PART)
    139        1.3  simonb 
    140        1.4     cgd /* XXX: discourage people from using these constants.  */
    141        1.3  simonb #define K_SYS_PART_SB1250           0x1250
    142        1.4     cgd #define K_SYS_PART_BCM1120          0x1121
    143        1.4     cgd #define K_SYS_PART_BCM1125          0x1123
    144        1.4     cgd #define K_SYS_PART_BCM1125H         0x1124
    145  1.7.106.1    yamt #define K_SYS_PART_BCM1122          0x1113
    146  1.7.106.1    yamt 
    147        1.4     cgd 
    148        1.4     cgd /* The "peripheral set" (SOC type) is the low 4 bits of the "part" field.  */
    149        1.4     cgd #define S_SYS_SOC_TYPE              _SB_MAKE64(16)
    150        1.4     cgd #define M_SYS_SOC_TYPE              _SB_MAKEMASK(4,S_SYS_SOC_TYPE)
    151        1.4     cgd #define V_SYS_SOC_TYPE(x)           _SB_MAKEVALUE(x,S_SYS_SOC_TYPE)
    152        1.4     cgd #define G_SYS_SOC_TYPE(x)           _SB_GETVALUE(x,S_SYS_SOC_TYPE,M_SYS_SOC_TYPE)
    153        1.4     cgd 
    154        1.4     cgd #define K_SYS_SOC_TYPE_BCM1250      0x0
    155        1.4     cgd #define K_SYS_SOC_TYPE_BCM1120      0x1
    156        1.4     cgd #define K_SYS_SOC_TYPE_BCM1250_ALT  0x2		/* 1250pass2 w/ 1/4 L2.  */
    157        1.4     cgd #define K_SYS_SOC_TYPE_BCM1125      0x3
    158        1.4     cgd #define K_SYS_SOC_TYPE_BCM1125H     0x4
    159        1.4     cgd #define K_SYS_SOC_TYPE_BCM1250_ALT2 0x5		/* 1250pass2 w/ 1/2 L2.  */
    160        1.7     cgd #define K_SYS_SOC_TYPE_BCM1x80      0x6
    161        1.7     cgd #define K_SYS_SOC_TYPE_BCM1x55      0x7
    162        1.4     cgd 
    163        1.4     cgd /*
    164        1.4     cgd  * Calculate correct SOC type given a copy of system revision register.
    165        1.4     cgd  *
    166        1.4     cgd  * (For the assembler version, sysrev and dest may be the same register.
    167        1.4     cgd  * Also, it clobbers AT.)
    168        1.4     cgd  */
    169        1.4     cgd #ifdef __ASSEMBLER__
    170        1.4     cgd #define SYS_SOC_TYPE(dest, sysrev)					\
    171        1.4     cgd 	.set push ;							\
    172        1.4     cgd 	.set reorder ;							\
    173        1.4     cgd 	dsrl	dest, sysrev, S_SYS_SOC_TYPE ;				\
    174        1.4     cgd 	andi	dest, dest, (M_SYS_SOC_TYPE >> S_SYS_SOC_TYPE);		\
    175        1.4     cgd 	beq	dest, K_SYS_SOC_TYPE_BCM1250_ALT, 991f ;		\
    176        1.4     cgd 	beq	dest, K_SYS_SOC_TYPE_BCM1250_ALT2, 991f	 ;		\
    177        1.4     cgd 	b	992f ;							\
    178        1.4     cgd 991:	li	dest, K_SYS_SOC_TYPE_BCM1250 ;				\
    179        1.4     cgd 992:									\
    180        1.4     cgd 	.set pop
    181        1.4     cgd #else
    182        1.4     cgd #define SYS_SOC_TYPE(sysrev)						\
    183        1.4     cgd 	((G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT		\
    184        1.4     cgd 	  || G_SYS_SOC_TYPE(sysrev) == K_SYS_SOC_TYPE_BCM1250_ALT2)	\
    185        1.4     cgd 	 ? K_SYS_SOC_TYPE_BCM1250 : G_SYS_SOC_TYPE(sysrev))
    186        1.4     cgd #endif
    187        1.3  simonb 
    188        1.3  simonb #define S_SYS_WID                   _SB_MAKE64(32)
    189        1.3  simonb #define M_SYS_WID                   _SB_MAKEMASK(32,S_SYS_WID)
    190        1.3  simonb #define V_SYS_WID(x)                _SB_MAKEVALUE(x,S_SYS_WID)
    191        1.3  simonb #define G_SYS_WID(x)                _SB_GETVALUE(x,S_SYS_WID,M_SYS_WID)
    192        1.1  simonb 
    193  1.7.106.1    yamt /*
    194  1.7.106.1    yamt  * System Manufacturing Register
    195  1.7.106.1    yamt  * Register: SCD_SYSTEM_MANUF
    196  1.7.106.1    yamt  */
    197        1.7     cgd 
    198  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE_1250_112x
    199        1.7     cgd /* Wafer ID: bits 31:0 */
    200        1.7     cgd #define S_SYS_WAFERID1_200        _SB_MAKE64(0)
    201        1.7     cgd #define M_SYS_WAFERID1_200        _SB_MAKEMASK(32,S_SYS_WAFERID1_200)
    202        1.7     cgd #define V_SYS_WAFERID1_200(x)     _SB_MAKEVALUE(x,S_SYS_WAFERID1_200)
    203        1.7     cgd #define G_SYS_WAFERID1_200(x)     _SB_GETVALUE(x,S_SYS_WAFERID1_200,M_SYS_WAFERID1_200)
    204        1.7     cgd 
    205        1.7     cgd #define S_SYS_BIN                 _SB_MAKE64(32)
    206        1.7     cgd #define M_SYS_BIN                 _SB_MAKEMASK(4,S_SYS_BIN)
    207  1.7.106.1    yamt #define V_SYS_BIN(x)              _SB_MAKEVALUE(x,S_SYS_BIN)
    208  1.7.106.1    yamt #define G_SYS_BIN(x)              _SB_GETVALUE(x,S_SYS_BIN,M_SYS_BIN)
    209        1.7     cgd 
    210        1.7     cgd /* Wafer ID: bits 39:36 */
    211        1.7     cgd #define S_SYS_WAFERID2_200        _SB_MAKE64(36)
    212        1.7     cgd #define M_SYS_WAFERID2_200        _SB_MAKEMASK(4,S_SYS_WAFERID2_200)
    213        1.7     cgd #define V_SYS_WAFERID2_200(x)     _SB_MAKEVALUE(x,S_SYS_WAFERID2_200)
    214        1.7     cgd #define G_SYS_WAFERID2_200(x)     _SB_GETVALUE(x,S_SYS_WAFERID2_200,M_SYS_WAFERID2_200)
    215        1.7     cgd 
    216        1.7     cgd /* Wafer ID: bits 39:0 */
    217        1.7     cgd #define S_SYS_WAFERID_300         _SB_MAKE64(0)
    218        1.7     cgd #define M_SYS_WAFERID_300         _SB_MAKEMASK(40,S_SYS_WAFERID_300)
    219        1.7     cgd #define V_SYS_WAFERID_300(x)      _SB_MAKEVALUE(x,S_SYS_WAFERID_300)
    220        1.7     cgd #define G_SYS_WAFERID_300(x)      _SB_GETVALUE(x,S_SYS_WAFERID_300,M_SYS_WAFERID_300)
    221        1.7     cgd 
    222        1.7     cgd #define S_SYS_XPOS                _SB_MAKE64(40)
    223        1.7     cgd #define M_SYS_XPOS                _SB_MAKEMASK(6,S_SYS_XPOS)
    224        1.7     cgd #define V_SYS_XPOS(x)             _SB_MAKEVALUE(x,S_SYS_XPOS)
    225        1.7     cgd #define G_SYS_XPOS(x)             _SB_GETVALUE(x,S_SYS_XPOS,M_SYS_XPOS)
    226        1.7     cgd 
    227        1.7     cgd #define S_SYS_YPOS                _SB_MAKE64(46)
    228        1.7     cgd #define M_SYS_YPOS                _SB_MAKEMASK(6,S_SYS_YPOS)
    229        1.7     cgd #define V_SYS_YPOS(x)             _SB_MAKEVALUE(x,S_SYS_YPOS)
    230        1.7     cgd #define G_SYS_YPOS(x)             _SB_GETVALUE(x,S_SYS_YPOS,M_SYS_YPOS)
    231  1.7.106.1    yamt #endif
    232  1.7.106.1    yamt 
    233        1.7     cgd 
    234        1.1  simonb /*
    235        1.1  simonb  * System Config Register (Table 4-2)
    236        1.1  simonb  * Register: SCD_SYSTEM_CFG
    237        1.1  simonb  */
    238        1.1  simonb 
    239  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE_1250_112x
    240        1.3  simonb #define M_SYS_LDT_PLL_BYP           _SB_MAKEMASK1(3)
    241        1.3  simonb #define M_SYS_PCI_SYNC_TEST_MODE    _SB_MAKEMASK1(4)
    242        1.3  simonb #define M_SYS_IOB0_DIV              _SB_MAKEMASK1(5)
    243        1.3  simonb #define M_SYS_IOB1_DIV              _SB_MAKEMASK1(6)
    244        1.3  simonb 
    245        1.3  simonb #define S_SYS_PLL_DIV               _SB_MAKE64(7)
    246        1.3  simonb #define M_SYS_PLL_DIV               _SB_MAKEMASK(5,S_SYS_PLL_DIV)
    247        1.3  simonb #define V_SYS_PLL_DIV(x)            _SB_MAKEVALUE(x,S_SYS_PLL_DIV)
    248        1.3  simonb #define G_SYS_PLL_DIV(x)            _SB_GETVALUE(x,S_SYS_PLL_DIV,M_SYS_PLL_DIV)
    249        1.3  simonb 
    250        1.3  simonb #define M_SYS_SER0_ENABLE           _SB_MAKEMASK1(12)
    251        1.3  simonb #define M_SYS_SER0_RSTB_EN          _SB_MAKEMASK1(13)
    252        1.3  simonb #define M_SYS_SER1_ENABLE           _SB_MAKEMASK1(14)
    253        1.3  simonb #define M_SYS_SER1_RSTB_EN          _SB_MAKEMASK1(15)
    254        1.3  simonb #define M_SYS_PCMCIA_ENABLE         _SB_MAKEMASK1(16)
    255        1.3  simonb 
    256        1.3  simonb #define S_SYS_BOOT_MODE             _SB_MAKE64(17)
    257        1.3  simonb #define M_SYS_BOOT_MODE             _SB_MAKEMASK(2,S_SYS_BOOT_MODE)
    258        1.3  simonb #define V_SYS_BOOT_MODE(x)          _SB_MAKEVALUE(x,S_SYS_BOOT_MODE)
    259        1.3  simonb #define G_SYS_BOOT_MODE(x)          _SB_GETVALUE(x,S_SYS_BOOT_MODE,M_SYS_BOOT_MODE)
    260        1.3  simonb #define K_SYS_BOOT_MODE_ROM32       0
    261        1.3  simonb #define K_SYS_BOOT_MODE_ROM8        1
    262        1.3  simonb #define K_SYS_BOOT_MODE_SMBUS_SMALL 2
    263        1.3  simonb #define K_SYS_BOOT_MODE_SMBUS_BIG   3
    264        1.3  simonb 
    265        1.3  simonb #define M_SYS_PCI_HOST              _SB_MAKEMASK1(19)
    266        1.3  simonb #define M_SYS_PCI_ARBITER           _SB_MAKEMASK1(20)
    267        1.3  simonb #define M_SYS_SOUTH_ON_LDT          _SB_MAKEMASK1(21)
    268        1.3  simonb #define M_SYS_BIG_ENDIAN            _SB_MAKEMASK1(22)
    269        1.3  simonb #define M_SYS_GENCLK_EN             _SB_MAKEMASK1(23)
    270        1.3  simonb #define M_SYS_LDT_TEST_EN           _SB_MAKEMASK1(24)
    271        1.3  simonb #define M_SYS_GEN_PARITY_EN         _SB_MAKEMASK1(25)
    272        1.3  simonb 
    273        1.3  simonb #define S_SYS_CONFIG                26
    274        1.3  simonb #define M_SYS_CONFIG                _SB_MAKEMASK(6,S_SYS_CONFIG)
    275        1.3  simonb #define V_SYS_CONFIG(x)             _SB_MAKEVALUE(x,S_SYS_CONFIG)
    276        1.3  simonb #define G_SYS_CONFIG(x)             _SB_GETVALUE(x,S_SYS_CONFIG,M_SYS_CONFIG)
    277        1.1  simonb 
    278        1.7     cgd /* The following bits are writeable by JTAG only. */
    279        1.1  simonb 
    280        1.3  simonb #define M_SYS_CLKSTOP               _SB_MAKEMASK1(32)
    281        1.3  simonb #define M_SYS_CLKSTEP               _SB_MAKEMASK1(33)
    282        1.1  simonb 
    283        1.3  simonb #define S_SYS_CLKCOUNT              34
    284        1.3  simonb #define M_SYS_CLKCOUNT              _SB_MAKEMASK(8,S_SYS_CLKCOUNT)
    285        1.3  simonb #define V_SYS_CLKCOUNT(x)           _SB_MAKEVALUE(x,S_SYS_CLKCOUNT)
    286        1.3  simonb #define G_SYS_CLKCOUNT(x)           _SB_GETVALUE(x,S_SYS_CLKCOUNT,M_SYS_CLKCOUNT)
    287        1.3  simonb 
    288        1.3  simonb #define M_SYS_PLL_BYPASS            _SB_MAKEMASK1(42)
    289        1.3  simonb 
    290        1.3  simonb #define S_SYS_PLL_IREF		    43
    291        1.3  simonb #define M_SYS_PLL_IREF		    _SB_MAKEMASK(2,S_SYS_PLL_IREF)
    292        1.3  simonb 
    293        1.3  simonb #define S_SYS_PLL_VCO		    45
    294        1.3  simonb #define M_SYS_PLL_VCO		    _SB_MAKEMASK(2,S_SYS_PLL_VCO)
    295        1.3  simonb 
    296        1.3  simonb #define S_SYS_PLL_VREG		    47
    297        1.3  simonb #define M_SYS_PLL_VREG		    _SB_MAKEMASK(2,S_SYS_PLL_VREG)
    298        1.3  simonb 
    299        1.3  simonb #define M_SYS_MEM_RESET             _SB_MAKEMASK1(49)
    300        1.3  simonb #define M_SYS_L2C_RESET             _SB_MAKEMASK1(50)
    301        1.3  simonb #define M_SYS_IO_RESET_0            _SB_MAKEMASK1(51)
    302        1.3  simonb #define M_SYS_IO_RESET_1            _SB_MAKEMASK1(52)
    303        1.3  simonb #define M_SYS_SCD_RESET             _SB_MAKEMASK1(53)
    304        1.1  simonb 
    305        1.1  simonb /* End of bits writable by JTAG only. */
    306        1.1  simonb 
    307        1.3  simonb #define M_SYS_CPU_RESET_0           _SB_MAKEMASK1(54)
    308        1.3  simonb #define M_SYS_CPU_RESET_1           _SB_MAKEMASK1(55)
    309        1.3  simonb 
    310        1.3  simonb #define M_SYS_UNICPU0               _SB_MAKEMASK1(56)
    311        1.3  simonb #define M_SYS_UNICPU1               _SB_MAKEMASK1(57)
    312        1.3  simonb 
    313        1.3  simonb #define M_SYS_SB_SOFTRES            _SB_MAKEMASK1(58)
    314        1.3  simonb #define M_SYS_EXT_RESET             _SB_MAKEMASK1(59)
    315        1.3  simonb #define M_SYS_SYSTEM_RESET          _SB_MAKEMASK1(60)
    316        1.1  simonb 
    317        1.3  simonb #define M_SYS_MISR_MODE             _SB_MAKEMASK1(61)
    318        1.3  simonb #define M_SYS_MISR_RESET            _SB_MAKEMASK1(62)
    319        1.1  simonb 
    320        1.4     cgd #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
    321        1.4     cgd #define M_SYS_SW_FLAG		    _SB_MAKEMASK1(63)
    322        1.4     cgd #endif /* 1250 PASS2 || 112x PASS1 */
    323        1.1  simonb 
    324  1.7.106.1    yamt #endif
    325  1.7.106.1    yamt 
    326        1.1  simonb 
    327        1.1  simonb /*
    328        1.1  simonb  * Mailbox Registers (Table 4-3)
    329        1.1  simonb  * Registers: SCD_MBOX_CPU_x
    330        1.1  simonb  */
    331        1.1  simonb 
    332        1.3  simonb #define S_MBOX_INT_3                0
    333        1.3  simonb #define M_MBOX_INT_3                _SB_MAKEMASK(16,S_MBOX_INT_3)
    334        1.3  simonb #define S_MBOX_INT_2                16
    335        1.3  simonb #define M_MBOX_INT_2                _SB_MAKEMASK(16,S_MBOX_INT_2)
    336        1.3  simonb #define S_MBOX_INT_1                32
    337        1.3  simonb #define M_MBOX_INT_1                _SB_MAKEMASK(16,S_MBOX_INT_1)
    338        1.3  simonb #define S_MBOX_INT_0                48
    339        1.3  simonb #define M_MBOX_INT_0                _SB_MAKEMASK(16,S_MBOX_INT_0)
    340        1.1  simonb 
    341        1.1  simonb /*
    342        1.1  simonb  * Watchdog Registers (Table 4-8) (Table 4-9) (Table 4-10)
    343        1.1  simonb  * Registers: SCD_WDOG_INIT_CNT_x
    344        1.1  simonb  */
    345        1.1  simonb 
    346        1.3  simonb #define V_SCD_WDOG_FREQ             1000000
    347        1.1  simonb 
    348        1.3  simonb #define S_SCD_WDOG_INIT             0
    349        1.3  simonb #define M_SCD_WDOG_INIT             _SB_MAKEMASK(23,S_SCD_WDOG_INIT)
    350        1.1  simonb 
    351        1.3  simonb #define S_SCD_WDOG_CNT              0
    352        1.3  simonb #define M_SCD_WDOG_CNT              _SB_MAKEMASK(23,S_SCD_WDOG_CNT)
    353        1.1  simonb 
    354        1.7     cgd #define S_SCD_WDOG_ENABLE           0
    355        1.7     cgd #define M_SCD_WDOG_ENABLE           _SB_MAKEMASK1(S_SCD_WDOG_ENABLE)
    356        1.7     cgd 
    357        1.7     cgd #define S_SCD_WDOG_RESET_TYPE       2
    358        1.7     cgd #define M_SCD_WDOG_RESET_TYPE       _SB_MAKEMASK(3,S_SCD_WDOG_RESET_TYPE)
    359        1.7     cgd #define V_SCD_WDOG_RESET_TYPE(x)    _SB_MAKEVALUE(x,S_SCD_WDOG_RESET_TYPE)
    360        1.7     cgd #define G_SCD_WDOG_RESET_TYPE(x)    _SB_GETVALUE(x,S_SCD_WDOG_RESET_TYPE,M_SCD_WDOG_RESET_TYPE)
    361        1.7     cgd 
    362        1.7     cgd #define K_SCD_WDOG_RESET_FULL       0	/* actually, (x & 1) == 0  */
    363        1.7     cgd #define K_SCD_WDOG_RESET_SOFT       1
    364        1.7     cgd #define K_SCD_WDOG_RESET_CPU0       3
    365        1.7     cgd #define K_SCD_WDOG_RESET_CPU1       5
    366        1.7     cgd #define K_SCD_WDOG_RESET_BOTH_CPUS  7
    367        1.7     cgd 
    368        1.7     cgd /* This feature is present in 1250 C0 and later, but *not* in 112x A revs.  */
    369        1.7     cgd #if SIBYTE_HDR_FEATURE(1250, PASS3)
    370        1.7     cgd #define S_SCD_WDOG_HAS_RESET        8
    371        1.7     cgd #define M_SCD_WDOG_HAS_RESET        _SB_MAKEMASK1(S_SCD_WDOG_HAS_RESET)
    372        1.7     cgd #endif
    373        1.7     cgd 
    374        1.1  simonb 
    375        1.1  simonb /*
    376        1.1  simonb  * Timer Registers (Table 4-11) (Table 4-12) (Table 4-13)
    377        1.1  simonb  */
    378        1.1  simonb 
    379        1.3  simonb #define V_SCD_TIMER_FREQ            1000000
    380        1.1  simonb 
    381        1.3  simonb #define S_SCD_TIMER_INIT            0
    382  1.7.106.1    yamt #define M_SCD_TIMER_INIT            _SB_MAKEMASK(23,S_SCD_TIMER_INIT)
    383        1.3  simonb #define V_SCD_TIMER_INIT(x)         _SB_MAKEVALUE(x,S_SCD_TIMER_INIT)
    384        1.3  simonb #define G_SCD_TIMER_INIT(x)         _SB_GETVALUE(x,S_SCD_TIMER_INIT,M_SCD_TIMER_INIT)
    385        1.3  simonb 
    386  1.7.106.1    yamt #define V_SCD_TIMER_WIDTH	    23
    387        1.3  simonb #define S_SCD_TIMER_CNT             0
    388  1.7.106.1    yamt #define M_SCD_TIMER_CNT             _SB_MAKEMASK(V_SCD_TIMER_WIDTH,S_SCD_TIMER_CNT)
    389        1.3  simonb #define V_SCD_TIMER_CNT(x)         _SB_MAKEVALUE(x,S_SCD_TIMER_CNT)
    390        1.3  simonb #define G_SCD_TIMER_CNT(x)         _SB_GETVALUE(x,S_SCD_TIMER_CNT,M_SCD_TIMER_CNT)
    391        1.3  simonb 
    392        1.3  simonb #define M_SCD_TIMER_ENABLE          _SB_MAKEMASK1(0)
    393        1.3  simonb #define M_SCD_TIMER_MODE            _SB_MAKEMASK1(1)
    394        1.3  simonb #define M_SCD_TIMER_MODE_CONTINUOUS M_SCD_TIMER_MODE
    395        1.1  simonb 
    396        1.1  simonb /*
    397        1.1  simonb  * System Performance Counters
    398        1.1  simonb  */
    399        1.1  simonb 
    400        1.3  simonb #define S_SPC_CFG_SRC0            0
    401        1.3  simonb #define M_SPC_CFG_SRC0            _SB_MAKEMASK(8,S_SPC_CFG_SRC0)
    402        1.3  simonb #define V_SPC_CFG_SRC0(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC0)
    403        1.3  simonb #define G_SPC_CFG_SRC0(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC0,M_SPC_CFG_SRC0)
    404        1.3  simonb 
    405        1.3  simonb #define S_SPC_CFG_SRC1            8
    406        1.3  simonb #define M_SPC_CFG_SRC1            _SB_MAKEMASK(8,S_SPC_CFG_SRC1)
    407        1.3  simonb #define V_SPC_CFG_SRC1(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC1)
    408        1.3  simonb #define G_SPC_CFG_SRC1(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC1,M_SPC_CFG_SRC1)
    409        1.3  simonb 
    410        1.3  simonb #define S_SPC_CFG_SRC2            16
    411        1.3  simonb #define M_SPC_CFG_SRC2            _SB_MAKEMASK(8,S_SPC_CFG_SRC2)
    412        1.3  simonb #define V_SPC_CFG_SRC2(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC2)
    413        1.3  simonb #define G_SPC_CFG_SRC2(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC2,M_SPC_CFG_SRC2)
    414        1.3  simonb 
    415        1.3  simonb #define S_SPC_CFG_SRC3            24
    416        1.3  simonb #define M_SPC_CFG_SRC3            _SB_MAKEMASK(8,S_SPC_CFG_SRC3)
    417        1.3  simonb #define V_SPC_CFG_SRC3(x)         _SB_MAKEVALUE(x,S_SPC_CFG_SRC3)
    418        1.3  simonb #define G_SPC_CFG_SRC3(x)         _SB_GETVALUE(x,S_SPC_CFG_SRC3,M_SPC_CFG_SRC3)
    419        1.1  simonb 
    420  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE_1250_112x
    421        1.3  simonb #define M_SPC_CFG_CLEAR		_SB_MAKEMASK1(32)
    422        1.3  simonb #define M_SPC_CFG_ENABLE	_SB_MAKEMASK1(33)
    423  1.7.106.1    yamt #endif
    424        1.1  simonb 
    425        1.1  simonb 
    426        1.1  simonb /*
    427        1.1  simonb  * Bus Watcher
    428        1.1  simonb  */
    429        1.1  simonb 
    430        1.3  simonb #define S_SCD_BERR_TID            8
    431        1.3  simonb #define M_SCD_BERR_TID            _SB_MAKEMASK(10,S_SCD_BERR_TID)
    432        1.3  simonb #define V_SCD_BERR_TID(x)         _SB_MAKEVALUE(x,S_SCD_BERR_TID)
    433        1.3  simonb #define G_SCD_BERR_TID(x)         _SB_GETVALUE(x,S_SCD_BERR_TID,M_SCD_BERR_TID)
    434        1.3  simonb 
    435        1.3  simonb #define S_SCD_BERR_RID            18
    436        1.3  simonb #define M_SCD_BERR_RID            _SB_MAKEMASK(4,S_SCD_BERR_RID)
    437        1.3  simonb #define V_SCD_BERR_RID(x)         _SB_MAKEVALUE(x,S_SCD_BERR_RID)
    438        1.3  simonb #define G_SCD_BERR_RID(x)         _SB_GETVALUE(x,S_SCD_BERR_RID,M_SCD_BERR_RID)
    439        1.3  simonb 
    440        1.4     cgd #define S_SCD_BERR_DCODE          22
    441        1.4     cgd #define M_SCD_BERR_DCODE          _SB_MAKEMASK(3,S_SCD_BERR_DCODE)
    442        1.4     cgd #define V_SCD_BERR_DCODE(x)       _SB_MAKEVALUE(x,S_SCD_BERR_DCODE)
    443        1.4     cgd #define G_SCD_BERR_DCODE(x)       _SB_GETVALUE(x,S_SCD_BERR_DCODE,M_SCD_BERR_DCODE)
    444        1.4     cgd 
    445        1.4     cgd #define M_SCD_BERR_MULTERRS       _SB_MAKEMASK1(30)
    446        1.4     cgd 
    447        1.4     cgd 
    448        1.4     cgd #define S_SCD_L2ECC_CORR_D        0
    449        1.4     cgd #define M_SCD_L2ECC_CORR_D        _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_D)
    450        1.4     cgd #define V_SCD_L2ECC_CORR_D(x)     _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_D)
    451        1.4     cgd #define G_SCD_L2ECC_CORR_D(x)     _SB_GETVALUE(x,S_SCD_L2ECC_CORR_D,M_SCD_L2ECC_CORR_D)
    452        1.4     cgd 
    453        1.4     cgd #define S_SCD_L2ECC_BAD_D         8
    454        1.4     cgd #define M_SCD_L2ECC_BAD_D         _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_D)
    455        1.4     cgd #define V_SCD_L2ECC_BAD_D(x)      _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_D)
    456        1.4     cgd #define G_SCD_L2ECC_BAD_D(x)      _SB_GETVALUE(x,S_SCD_L2ECC_BAD_D,M_SCD_L2ECC_BAD_D)
    457        1.4     cgd 
    458        1.4     cgd #define S_SCD_L2ECC_CORR_T        16
    459        1.4     cgd #define M_SCD_L2ECC_CORR_T        _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_T)
    460        1.4     cgd #define V_SCD_L2ECC_CORR_T(x)     _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_T)
    461        1.4     cgd #define G_SCD_L2ECC_CORR_T(x)     _SB_GETVALUE(x,S_SCD_L2ECC_CORR_T,M_SCD_L2ECC_CORR_T)
    462        1.4     cgd 
    463        1.4     cgd #define S_SCD_L2ECC_BAD_T         24
    464        1.4     cgd #define M_SCD_L2ECC_BAD_T         _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_T)
    465        1.4     cgd #define V_SCD_L2ECC_BAD_T(x)      _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_T)
    466        1.4     cgd #define G_SCD_L2ECC_BAD_T(x)      _SB_GETVALUE(x,S_SCD_L2ECC_BAD_T,M_SCD_L2ECC_BAD_T)
    467        1.4     cgd 
    468        1.4     cgd #define S_SCD_MEM_ECC_CORR        0
    469        1.4     cgd #define M_SCD_MEM_ECC_CORR        _SB_MAKEMASK(8,S_SCD_MEM_ECC_CORR)
    470        1.4     cgd #define V_SCD_MEM_ECC_CORR(x)     _SB_MAKEVALUE(x,S_SCD_MEM_ECC_CORR)
    471        1.4     cgd #define G_SCD_MEM_ECC_CORR(x)     _SB_GETVALUE(x,S_SCD_MEM_ECC_CORR,M_SCD_MEM_ECC_CORR)
    472        1.4     cgd 
    473        1.4     cgd #define S_SCD_MEM_ECC_BAD         8
    474        1.4     cgd #define M_SCD_MEM_ECC_BAD         _SB_MAKEMASK(8,S_SCD_MEM_ECC_BAD)
    475        1.4     cgd #define V_SCD_MEM_ECC_BAD(x)      _SB_MAKEVALUE(x,S_SCD_MEM_ECC_BAD)
    476        1.4     cgd #define G_SCD_MEM_ECC_BAD(x)      _SB_GETVALUE(x,S_SCD_MEM_ECC_BAD,M_SCD_MEM_ECC_BAD)
    477        1.4     cgd 
    478        1.4     cgd #define S_SCD_MEM_BUSERR          16
    479        1.4     cgd #define M_SCD_MEM_BUSERR          _SB_MAKEMASK(8,S_SCD_MEM_BUSERR)
    480        1.4     cgd #define V_SCD_MEM_BUSERR(x)       _SB_MAKEVALUE(x,S_SCD_MEM_BUSERR)
    481        1.4     cgd #define G_SCD_MEM_BUSERR(x)       _SB_GETVALUE(x,S_SCD_MEM_BUSERR,M_SCD_MEM_BUSERR)
    482        1.1  simonb 
    483        1.1  simonb 
    484        1.1  simonb /*
    485        1.1  simonb  * Address Trap Registers
    486        1.1  simonb  */
    487        1.1  simonb 
    488  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE_1250_112x
    489        1.3  simonb #define M_ATRAP_INDEX		  _SB_MAKEMASK(4,0)
    490        1.3  simonb #define M_ATRAP_ADDRESS		  _SB_MAKEMASK(40,0)
    491        1.1  simonb 
    492        1.3  simonb #define S_ATRAP_CFG_CNT            0
    493        1.3  simonb #define M_ATRAP_CFG_CNT            _SB_MAKEMASK(3,S_ATRAP_CFG_CNT)
    494        1.3  simonb #define V_ATRAP_CFG_CNT(x)         _SB_MAKEVALUE(x,S_ATRAP_CFG_CNT)
    495        1.3  simonb #define G_ATRAP_CFG_CNT(x)         _SB_GETVALUE(x,S_ATRAP_CFG_CNT,M_ATRAP_CFG_CNT)
    496        1.3  simonb 
    497        1.3  simonb #define M_ATRAP_CFG_WRITE	   _SB_MAKEMASK1(3)
    498        1.3  simonb #define M_ATRAP_CFG_ALL	  	   _SB_MAKEMASK1(4)
    499        1.3  simonb #define M_ATRAP_CFG_INV	   	   _SB_MAKEMASK1(5)
    500        1.3  simonb #define M_ATRAP_CFG_USESRC	   _SB_MAKEMASK1(6)
    501        1.3  simonb #define M_ATRAP_CFG_SRCINV	   _SB_MAKEMASK1(7)
    502        1.3  simonb 
    503        1.3  simonb #define S_ATRAP_CFG_AGENTID     8
    504        1.3  simonb #define M_ATRAP_CFG_AGENTID     _SB_MAKEMASK(4,S_ATRAP_CFG_AGENTID)
    505        1.3  simonb #define V_ATRAP_CFG_AGENTID(x)  _SB_MAKEVALUE(x,S_ATRAP_CFG_AGENTID)
    506        1.3  simonb #define G_ATRAP_CFG_AGENTID(x)  _SB_GETVALUE(x,S_ATRAP_CFG_AGENTID,M_ATRAP_CFG_AGENTID)
    507        1.3  simonb 
    508        1.3  simonb #define K_BUS_AGENT_CPU0	0
    509        1.3  simonb #define K_BUS_AGENT_CPU1	1
    510        1.3  simonb #define K_BUS_AGENT_IOB0	2
    511        1.3  simonb #define K_BUS_AGENT_IOB1	3
    512        1.3  simonb #define K_BUS_AGENT_SCD	4
    513        1.3  simonb #define K_BUS_AGENT_L2C	6
    514        1.3  simonb #define K_BUS_AGENT_MC	7
    515        1.3  simonb 
    516        1.3  simonb #define S_ATRAP_CFG_CATTR     12
    517        1.3  simonb #define M_ATRAP_CFG_CATTR     _SB_MAKEMASK(3,S_ATRAP_CFG_CATTR)
    518        1.3  simonb #define V_ATRAP_CFG_CATTR(x)  _SB_MAKEVALUE(x,S_ATRAP_CFG_CATTR)
    519        1.3  simonb #define G_ATRAP_CFG_CATTR(x)  _SB_GETVALUE(x,S_ATRAP_CFG_CATTR,M_ATRAP_CFG_CATTR)
    520        1.3  simonb 
    521        1.3  simonb #define K_ATRAP_CFG_CATTR_IGNORE	0
    522        1.3  simonb #define K_ATRAP_CFG_CATTR_UNC    	1
    523        1.3  simonb #define K_ATRAP_CFG_CATTR_CACHEABLE	2
    524        1.3  simonb #define K_ATRAP_CFG_CATTR_NONCOH  	3
    525        1.3  simonb #define K_ATRAP_CFG_CATTR_COHERENT	4
    526        1.3  simonb #define K_ATRAP_CFG_CATTR_NOTUNC	5
    527        1.3  simonb #define K_ATRAP_CFG_CATTR_NOTNONCOH	6
    528        1.3  simonb #define K_ATRAP_CFG_CATTR_NOTCOHERENT   7
    529        1.1  simonb 
    530  1.7.106.1    yamt #endif	/* 1250/112x */
    531  1.7.106.1    yamt 
    532        1.1  simonb /*
    533        1.1  simonb  * Trace Buffer Config register
    534        1.1  simonb  */
    535        1.1  simonb 
    536        1.3  simonb #define M_SCD_TRACE_CFG_RESET           _SB_MAKEMASK1(0)
    537        1.3  simonb #define M_SCD_TRACE_CFG_START_READ      _SB_MAKEMASK1(1)
    538        1.3  simonb #define M_SCD_TRACE_CFG_START           _SB_MAKEMASK1(2)
    539        1.3  simonb #define M_SCD_TRACE_CFG_STOP            _SB_MAKEMASK1(3)
    540        1.3  simonb #define M_SCD_TRACE_CFG_FREEZE          _SB_MAKEMASK1(4)
    541        1.3  simonb #define M_SCD_TRACE_CFG_FREEZE_FULL     _SB_MAKEMASK1(5)
    542        1.3  simonb #define M_SCD_TRACE_CFG_DEBUG_FULL      _SB_MAKEMASK1(6)
    543        1.3  simonb #define M_SCD_TRACE_CFG_FULL            _SB_MAKEMASK1(7)
    544  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480)
    545        1.4     cgd #define M_SCD_TRACE_CFG_FORCECNT        _SB_MAKEMASK1(8)
    546  1.7.106.1    yamt #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
    547        1.3  simonb 
    548  1.7.106.1    yamt /*
    549  1.7.106.1    yamt  * This field is the same on the 1250/112x and 1480, just located in
    550  1.7.106.1    yamt  * a slightly different place in the register.
    551  1.7.106.1    yamt  */
    552  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE_1250_112x
    553        1.3  simonb #define S_SCD_TRACE_CFG_CUR_ADDR        10
    554  1.7.106.1    yamt #else
    555  1.7.106.1    yamt #if SIBYTE_HDR_FEATURE_CHIP(1480)
    556  1.7.106.1    yamt #define S_SCD_TRACE_CFG_CUR_ADDR        24
    557  1.7.106.1    yamt #endif	/* 1480 */
    558  1.7.106.1    yamt #endif  /* 1250/112x */
    559  1.7.106.1    yamt 
    560        1.3  simonb #define M_SCD_TRACE_CFG_CUR_ADDR        _SB_MAKEMASK(8,S_SCD_TRACE_CFG_CUR_ADDR)
    561        1.3  simonb #define V_SCD_TRACE_CFG_CUR_ADDR(x)     _SB_MAKEVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR)
    562        1.3  simonb #define G_SCD_TRACE_CFG_CUR_ADDR(x)     _SB_GETVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR,M_SCD_TRACE_CFG_CUR_ADDR)
    563        1.1  simonb 
    564        1.1  simonb /*
    565        1.1  simonb  * Trace Event registers
    566        1.1  simonb  */
    567        1.1  simonb 
    568        1.3  simonb #define S_SCD_TREVT_ADDR_MATCH          0
    569        1.3  simonb #define M_SCD_TREVT_ADDR_MATCH          _SB_MAKEMASK(4,S_SCD_TREVT_ADDR_MATCH)
    570        1.3  simonb #define V_SCD_TREVT_ADDR_MATCH(x)       _SB_MAKEVALUE(x,S_SCD_TREVT_ADDR_MATCH)
    571        1.3  simonb #define G_SCD_TREVT_ADDR_MATCH(x)       _SB_GETVALUE(x,S_SCD_TREVT_ADDR_MATCH,M_SCD_TREVT_ADDR_MATCH)
    572        1.3  simonb 
    573        1.3  simonb #define M_SCD_TREVT_REQID_MATCH         _SB_MAKEMASK1(4)
    574        1.3  simonb #define M_SCD_TREVT_DATAID_MATCH        _SB_MAKEMASK1(5)
    575        1.3  simonb #define M_SCD_TREVT_RESPID_MATCH        _SB_MAKEMASK1(6)
    576        1.3  simonb #define M_SCD_TREVT_INTERRUPT           _SB_MAKEMASK1(7)
    577        1.3  simonb #define M_SCD_TREVT_DEBUG_PIN           _SB_MAKEMASK1(9)
    578        1.3  simonb #define M_SCD_TREVT_WRITE               _SB_MAKEMASK1(10)
    579        1.3  simonb #define M_SCD_TREVT_READ                _SB_MAKEMASK1(11)
    580        1.3  simonb 
    581        1.3  simonb #define S_SCD_TREVT_REQID               12
    582        1.3  simonb #define M_SCD_TREVT_REQID               _SB_MAKEMASK(4,S_SCD_TREVT_REQID)
    583        1.3  simonb #define V_SCD_TREVT_REQID(x)            _SB_MAKEVALUE(x,S_SCD_TREVT_REQID)
    584        1.3  simonb #define G_SCD_TREVT_REQID(x)            _SB_GETVALUE(x,S_SCD_TREVT_REQID,M_SCD_TREVT_REQID)
    585        1.3  simonb 
    586        1.3  simonb #define S_SCD_TREVT_RESPID              16
    587        1.3  simonb #define M_SCD_TREVT_RESPID              _SB_MAKEMASK(4,S_SCD_TREVT_RESPID)
    588        1.3  simonb #define V_SCD_TREVT_RESPID(x)           _SB_MAKEVALUE(x,S_SCD_TREVT_RESPID)
    589        1.3  simonb #define G_SCD_TREVT_RESPID(x)           _SB_GETVALUE(x,S_SCD_TREVT_RESPID,M_SCD_TREVT_RESPID)
    590        1.3  simonb 
    591        1.3  simonb #define S_SCD_TREVT_DATAID              20
    592        1.3  simonb #define M_SCD_TREVT_DATAID              _SB_MAKEMASK(4,S_SCD_TREVT_DATAID)
    593        1.3  simonb #define V_SCD_TREVT_DATAID(x)           _SB_MAKEVALUE(x,S_SCD_TREVT_DATAID)
    594        1.3  simonb #define G_SCD_TREVT_DATAID(x)           _SB_GETVALUE(x,S_SCD_TREVT_DATAID,M_SCD_TREVT_DATID)
    595        1.3  simonb 
    596        1.3  simonb #define S_SCD_TREVT_COUNT               24
    597        1.3  simonb #define M_SCD_TREVT_COUNT               _SB_MAKEMASK(8,S_SCD_TREVT_COUNT)
    598        1.3  simonb #define V_SCD_TREVT_COUNT(x)            _SB_MAKEVALUE(x,S_SCD_TREVT_COUNT)
    599        1.3  simonb #define G_SCD_TREVT_COUNT(x)            _SB_GETVALUE(x,S_SCD_TREVT_COUNT,M_SCD_TREVT_COUNT)
    600        1.1  simonb 
    601        1.1  simonb /*
    602        1.1  simonb  * Trace Sequence registers
    603        1.1  simonb  */
    604        1.1  simonb 
    605        1.3  simonb #define S_SCD_TRSEQ_EVENT4              0
    606        1.3  simonb #define M_SCD_TRSEQ_EVENT4              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT4)
    607        1.3  simonb #define V_SCD_TRSEQ_EVENT4(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT4)
    608        1.3  simonb #define G_SCD_TRSEQ_EVENT4(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT4,M_SCD_TRSEQ_EVENT4)
    609        1.3  simonb 
    610        1.3  simonb #define S_SCD_TRSEQ_EVENT3              4
    611        1.3  simonb #define M_SCD_TRSEQ_EVENT3              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT3)
    612        1.3  simonb #define V_SCD_TRSEQ_EVENT3(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT3)
    613        1.3  simonb #define G_SCD_TRSEQ_EVENT3(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT3,M_SCD_TRSEQ_EVENT3)
    614        1.3  simonb 
    615        1.3  simonb #define S_SCD_TRSEQ_EVENT2              8
    616        1.3  simonb #define M_SCD_TRSEQ_EVENT2              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT2)
    617        1.3  simonb #define V_SCD_TRSEQ_EVENT2(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT2)
    618        1.3  simonb #define G_SCD_TRSEQ_EVENT2(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT2,M_SCD_TRSEQ_EVENT2)
    619        1.3  simonb 
    620        1.3  simonb #define S_SCD_TRSEQ_EVENT1              12
    621        1.3  simonb #define M_SCD_TRSEQ_EVENT1              _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT1)
    622        1.3  simonb #define V_SCD_TRSEQ_EVENT1(x)           _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT1)
    623        1.3  simonb #define G_SCD_TRSEQ_EVENT1(x)           _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT1,M_SCD_TRSEQ_EVENT1)
    624        1.3  simonb 
    625        1.3  simonb #define K_SCD_TRSEQ_E0                  0
    626        1.3  simonb #define K_SCD_TRSEQ_E1                  1
    627        1.3  simonb #define K_SCD_TRSEQ_E2                  2
    628        1.3  simonb #define K_SCD_TRSEQ_E3                  3
    629        1.3  simonb #define K_SCD_TRSEQ_E0_E1               4
    630        1.3  simonb #define K_SCD_TRSEQ_E1_E2               5
    631        1.3  simonb #define K_SCD_TRSEQ_E2_E3               6
    632        1.3  simonb #define K_SCD_TRSEQ_E0_E1_E2            7
    633        1.3  simonb #define K_SCD_TRSEQ_E0_E1_E2_E3         8
    634        1.3  simonb #define K_SCD_TRSEQ_E0E1                9
    635        1.3  simonb #define K_SCD_TRSEQ_E0E1E2              10
    636        1.3  simonb #define K_SCD_TRSEQ_E0E1E2E3            11
    637        1.3  simonb #define K_SCD_TRSEQ_E0E1_E2             12
    638        1.3  simonb #define K_SCD_TRSEQ_E0E1_E2E3           13
    639        1.3  simonb #define K_SCD_TRSEQ_E0E1_E2_E3          14
    640        1.3  simonb #define K_SCD_TRSEQ_IGNORED             15
    641        1.3  simonb 
    642        1.3  simonb #define K_SCD_TRSEQ_TRIGGER_ALL         (V_SCD_TRSEQ_EVENT1(K_SCD_TRSEQ_IGNORED) | \
    643        1.3  simonb                                          V_SCD_TRSEQ_EVENT2(K_SCD_TRSEQ_IGNORED) | \
    644        1.3  simonb                                          V_SCD_TRSEQ_EVENT3(K_SCD_TRSEQ_IGNORED) | \
    645        1.3  simonb                                          V_SCD_TRSEQ_EVENT4(K_SCD_TRSEQ_IGNORED))
    646        1.3  simonb 
    647        1.3  simonb #define S_SCD_TRSEQ_FUNCTION            16
    648        1.3  simonb #define M_SCD_TRSEQ_FUNCTION            _SB_MAKEMASK(4,S_SCD_TRSEQ_FUNCTION)
    649        1.3  simonb #define V_SCD_TRSEQ_FUNCTION(x)         _SB_MAKEVALUE(x,S_SCD_TRSEQ_FUNCTION)
    650        1.3  simonb #define G_SCD_TRSEQ_FUNCTION(x)         _SB_GETVALUE(x,S_SCD_TRSEQ_FUNCTION,M_SCD_TRSEQ_FUNCTION)
    651        1.3  simonb 
    652        1.3  simonb #define K_SCD_TRSEQ_FUNC_NOP            0
    653        1.3  simonb #define K_SCD_TRSEQ_FUNC_START          1
    654        1.3  simonb #define K_SCD_TRSEQ_FUNC_STOP           2
    655        1.3  simonb #define K_SCD_TRSEQ_FUNC_FREEZE         3
    656        1.3  simonb 
    657        1.3  simonb #define V_SCD_TRSEQ_FUNC_NOP            V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_NOP)
    658        1.3  simonb #define V_SCD_TRSEQ_FUNC_START          V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_START)
    659        1.3  simonb #define V_SCD_TRSEQ_FUNC_STOP           V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_STOP)
    660        1.3  simonb #define V_SCD_TRSEQ_FUNC_FREEZE         V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_FREEZE)
    661        1.3  simonb 
    662        1.3  simonb #define M_SCD_TRSEQ_ASAMPLE             _SB_MAKEMASK1(18)
    663        1.3  simonb #define M_SCD_TRSEQ_DSAMPLE             _SB_MAKEMASK1(19)
    664        1.3  simonb #define M_SCD_TRSEQ_DEBUGPIN            _SB_MAKEMASK1(20)
    665        1.3  simonb #define M_SCD_TRSEQ_DEBUGCPU            _SB_MAKEMASK1(21)
    666        1.3  simonb #define M_SCD_TRSEQ_CLEARUSE            _SB_MAKEMASK1(22)
    667  1.7.106.1    yamt #define M_SCD_TRSEQ_ALLD_A              _SB_MAKEMASK1(23)
    668  1.7.106.1    yamt #define M_SCD_TRSEQ_ALL_A               _SB_MAKEMASK1(24)
    669        1.1  simonb 
    670        1.1  simonb #endif
    671