sb1250_scd.h revision 1.3 1 /* *********************************************************************
2 * SB1250 Board Support Package
3 *
4 * SCD Constants and Macros File: sb1250_scd.h
5 *
6 * This module contains constants and macros useful for
7 * manipulating the System Control and Debug module on the 1250.
8 *
9 * SB1250 specification level: User's manual 1/02/02
10 *
11 * Author: Mitch Lichtenberg (mpl (at) broadcom.com)
12 *
13 *********************************************************************
14 *
15 * Copyright 2000,2001
16 * Broadcom Corporation. All rights reserved.
17 *
18 * This software is furnished under license and may be used and
19 * copied only in accordance with the following terms and
20 * conditions. Subject to these conditions, you may download,
21 * copy, install, use, modify and distribute modified or unmodified
22 * copies of this software in source and/or binary form. No title
23 * or ownership is transferred hereby.
24 *
25 * 1) Any source code used, modified or distributed must reproduce
26 * and retain this copyright notice and list of conditions as
27 * they appear in the source file.
28 *
29 * 2) No right is granted to use any trade name, trademark, or
30 * logo of Broadcom Corporation. Neither the "Broadcom
31 * Corporation" name nor any trademark or logo of Broadcom
32 * Corporation may be used to endorse or promote products
33 * derived from this software without the prior written
34 * permission of Broadcom Corporation.
35 *
36 * 3) THIS SOFTWARE IS PROVIDED "AS-IS" AND ANY EXPRESS OR
37 * IMPLIED WARRANTIES, INCLUDING BUT NOT LIMITED TO, ANY IMPLIED
38 * WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR
39 * PURPOSE, OR NON-INFRINGEMENT ARE DISCLAIMED. IN NO EVENT
40 * SHALL BROADCOM BE LIABLE FOR ANY DAMAGES WHATSOEVER, AND IN
41 * PARTICULAR, BROADCOM SHALL NOT BE LIABLE FOR DIRECT, INDIRECT,
42 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
43 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE
44 * GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
45 * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY
46 * OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR
47 * TORT (INCLUDING NEGLIGENCE OR OTHERWISE), EVEN IF ADVISED OF
48 * THE POSSIBILITY OF SUCH DAMAGE.
49 ********************************************************************* */
50
51 #ifndef _SB1250_SCD_H
52 #define _SB1250_SCD_H
53
54 #include "sb1250_defs.h"
55
56 /* *********************************************************************
57 * System control/debug registers
58 ********************************************************************* */
59
60 /*
61 * System Revision Register (Table 4-1)
62 */
63
64 #define M_SYS_RESERVED _SB_MAKEMASK(8,0)
65
66 #define S_SYS_REVISION _SB_MAKE64(8)
67 #define M_SYS_REVISION _SB_MAKEMASK(8,S_SYS_REVISION)
68 #define V_SYS_REVISION(x) _SB_MAKEVALUE(x,S_SYS_REVISION)
69 #define G_SYS_REVISION(x) _SB_GETVALUE(x,S_SYS_REVISION,M_SYS_REVISION)
70
71 #define K_SYS_REVISION_PASS1 1
72 #define K_SYS_REVISION_PASS2 3
73 #define K_SYS_REVISION_PASS2_2 16
74 #define K_SYS_REVISION_PASS3 32
75
76 #define S_SYS_PART _SB_MAKE64(16)
77 #define M_SYS_PART _SB_MAKEMASK(16,S_SYS_PART)
78 #define V_SYS_PART(x) _SB_MAKEVALUE(x,S_SYS_PART)
79 #define G_SYS_PART(x) _SB_GETVALUE(x,S_SYS_PART,M_SYS_PART)
80
81 #define K_SYS_PART_SB1250 0x1250
82 #define K_SYS_PART_SB1125 0x1125
83
84 #define S_SYS_WID _SB_MAKE64(32)
85 #define M_SYS_WID _SB_MAKEMASK(32,S_SYS_WID)
86 #define V_SYS_WID(x) _SB_MAKEVALUE(x,S_SYS_WID)
87 #define G_SYS_WID(x) _SB_GETVALUE(x,S_SYS_WID,M_SYS_WID)
88
89 /*
90 * System Config Register (Table 4-2)
91 * Register: SCD_SYSTEM_CFG
92 */
93
94 #define M_SYS_LDT_PLL_BYP _SB_MAKEMASK1(3)
95 #define M_SYS_PCI_SYNC_TEST_MODE _SB_MAKEMASK1(4)
96 #define M_SYS_IOB0_DIV _SB_MAKEMASK1(5)
97 #define M_SYS_IOB1_DIV _SB_MAKEMASK1(6)
98
99 #define S_SYS_PLL_DIV _SB_MAKE64(7)
100 #define M_SYS_PLL_DIV _SB_MAKEMASK(5,S_SYS_PLL_DIV)
101 #define V_SYS_PLL_DIV(x) _SB_MAKEVALUE(x,S_SYS_PLL_DIV)
102 #define G_SYS_PLL_DIV(x) _SB_GETVALUE(x,S_SYS_PLL_DIV,M_SYS_PLL_DIV)
103
104 #define M_SYS_SER0_ENABLE _SB_MAKEMASK1(12)
105 #define M_SYS_SER0_RSTB_EN _SB_MAKEMASK1(13)
106 #define M_SYS_SER1_ENABLE _SB_MAKEMASK1(14)
107 #define M_SYS_SER1_RSTB_EN _SB_MAKEMASK1(15)
108 #define M_SYS_PCMCIA_ENABLE _SB_MAKEMASK1(16)
109
110 #define S_SYS_BOOT_MODE _SB_MAKE64(17)
111 #define M_SYS_BOOT_MODE _SB_MAKEMASK(2,S_SYS_BOOT_MODE)
112 #define V_SYS_BOOT_MODE(x) _SB_MAKEVALUE(x,S_SYS_BOOT_MODE)
113 #define G_SYS_BOOT_MODE(x) _SB_GETVALUE(x,S_SYS_BOOT_MODE,M_SYS_BOOT_MODE)
114 #define K_SYS_BOOT_MODE_ROM32 0
115 #define K_SYS_BOOT_MODE_ROM8 1
116 #define K_SYS_BOOT_MODE_SMBUS_SMALL 2
117 #define K_SYS_BOOT_MODE_SMBUS_BIG 3
118
119 #define M_SYS_PCI_HOST _SB_MAKEMASK1(19)
120 #define M_SYS_PCI_ARBITER _SB_MAKEMASK1(20)
121 #define M_SYS_SOUTH_ON_LDT _SB_MAKEMASK1(21)
122 #define M_SYS_BIG_ENDIAN _SB_MAKEMASK1(22)
123 #define M_SYS_GENCLK_EN _SB_MAKEMASK1(23)
124 #define M_SYS_LDT_TEST_EN _SB_MAKEMASK1(24)
125 #define M_SYS_GEN_PARITY_EN _SB_MAKEMASK1(25)
126
127 #define S_SYS_CONFIG 26
128 #define M_SYS_CONFIG _SB_MAKEMASK(6,S_SYS_CONFIG)
129 #define V_SYS_CONFIG(x) _SB_MAKEVALUE(x,S_SYS_CONFIG)
130 #define G_SYS_CONFIG(x) _SB_GETVALUE(x,S_SYS_CONFIG,M_SYS_CONFIG)
131
132 /* The following bits are writeable by JTAG only. */
133
134 #define M_SYS_CLKSTOP _SB_MAKEMASK1(32)
135 #define M_SYS_CLKSTEP _SB_MAKEMASK1(33)
136
137 #define S_SYS_CLKCOUNT 34
138 #define M_SYS_CLKCOUNT _SB_MAKEMASK(8,S_SYS_CLKCOUNT)
139 #define V_SYS_CLKCOUNT(x) _SB_MAKEVALUE(x,S_SYS_CLKCOUNT)
140 #define G_SYS_CLKCOUNT(x) _SB_GETVALUE(x,S_SYS_CLKCOUNT,M_SYS_CLKCOUNT)
141
142 #define M_SYS_PLL_BYPASS _SB_MAKEMASK1(42)
143
144 #define S_SYS_PLL_IREF 43
145 #define M_SYS_PLL_IREF _SB_MAKEMASK(2,S_SYS_PLL_IREF)
146
147 #define S_SYS_PLL_VCO 45
148 #define M_SYS_PLL_VCO _SB_MAKEMASK(2,S_SYS_PLL_VCO)
149
150 #define S_SYS_PLL_VREG 47
151 #define M_SYS_PLL_VREG _SB_MAKEMASK(2,S_SYS_PLL_VREG)
152
153 #define M_SYS_MEM_RESET _SB_MAKEMASK1(49)
154 #define M_SYS_L2C_RESET _SB_MAKEMASK1(50)
155 #define M_SYS_IO_RESET_0 _SB_MAKEMASK1(51)
156 #define M_SYS_IO_RESET_1 _SB_MAKEMASK1(52)
157 #define M_SYS_SCD_RESET _SB_MAKEMASK1(53)
158
159 /* End of bits writable by JTAG only. */
160
161 #define M_SYS_CPU_RESET_0 _SB_MAKEMASK1(54)
162 #define M_SYS_CPU_RESET_1 _SB_MAKEMASK1(55)
163
164 #define M_SYS_UNICPU0 _SB_MAKEMASK1(56)
165 #define M_SYS_UNICPU1 _SB_MAKEMASK1(57)
166
167 #define M_SYS_SB_SOFTRES _SB_MAKEMASK1(58)
168 #define M_SYS_EXT_RESET _SB_MAKEMASK1(59)
169 #define M_SYS_SYSTEM_RESET _SB_MAKEMASK1(60)
170
171 #define M_SYS_MISR_MODE _SB_MAKEMASK1(61)
172 #define M_SYS_MISR_RESET _SB_MAKEMASK1(62)
173
174 #define M_SYS_SW_FLAG _SB_MAKEMASK1(63) /* PASS2 */
175
176
177 /*
178 * Mailbox Registers (Table 4-3)
179 * Registers: SCD_MBOX_CPU_x
180 */
181
182 #define S_MBOX_INT_3 0
183 #define M_MBOX_INT_3 _SB_MAKEMASK(16,S_MBOX_INT_3)
184 #define S_MBOX_INT_2 16
185 #define M_MBOX_INT_2 _SB_MAKEMASK(16,S_MBOX_INT_2)
186 #define S_MBOX_INT_1 32
187 #define M_MBOX_INT_1 _SB_MAKEMASK(16,S_MBOX_INT_1)
188 #define S_MBOX_INT_0 48
189 #define M_MBOX_INT_0 _SB_MAKEMASK(16,S_MBOX_INT_0)
190
191 /*
192 * Watchdog Registers (Table 4-8) (Table 4-9) (Table 4-10)
193 * Registers: SCD_WDOG_INIT_CNT_x
194 */
195
196 #define V_SCD_WDOG_FREQ 1000000
197
198 #define S_SCD_WDOG_INIT 0
199 #define M_SCD_WDOG_INIT _SB_MAKEMASK(23,S_SCD_WDOG_INIT)
200
201 #define S_SCD_WDOG_CNT 0
202 #define M_SCD_WDOG_CNT _SB_MAKEMASK(23,S_SCD_WDOG_CNT)
203
204 #define M_SCD_WDOG_ENABLE _SB_MAKEMASK1(0)
205
206 /*
207 * Timer Registers (Table 4-11) (Table 4-12) (Table 4-13)
208 */
209
210 #define V_SCD_TIMER_FREQ 1000000
211
212 #define S_SCD_TIMER_INIT 0
213 #define M_SCD_TIMER_INIT _SB_MAKEMASK(20,S_SCD_TIMER_INIT)
214 #define V_SCD_TIMER_INIT(x) _SB_MAKEVALUE(x,S_SCD_TIMER_INIT)
215 #define G_SCD_TIMER_INIT(x) _SB_GETVALUE(x,S_SCD_TIMER_INIT,M_SCD_TIMER_INIT)
216
217 #define S_SCD_TIMER_CNT 0
218 #define M_SCD_TIMER_CNT _SB_MAKEMASK(20,S_SCD_TIMER_CNT)
219 #define V_SCD_TIMER_CNT(x) _SB_MAKEVALUE(x,S_SCD_TIMER_CNT)
220 #define G_SCD_TIMER_CNT(x) _SB_GETVALUE(x,S_SCD_TIMER_CNT,M_SCD_TIMER_CNT)
221
222 #define M_SCD_TIMER_ENABLE _SB_MAKEMASK1(0)
223 #define M_SCD_TIMER_MODE _SB_MAKEMASK1(1)
224 #define M_SCD_TIMER_MODE_CONTINUOUS M_SCD_TIMER_MODE
225
226 /*
227 * System Performance Counters
228 */
229
230 #define S_SPC_CFG_SRC0 0
231 #define M_SPC_CFG_SRC0 _SB_MAKEMASK(8,S_SPC_CFG_SRC0)
232 #define V_SPC_CFG_SRC0(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC0)
233 #define G_SPC_CFG_SRC0(x) _SB_GETVALUE(x,S_SPC_CFG_SRC0,M_SPC_CFG_SRC0)
234
235 #define S_SPC_CFG_SRC1 8
236 #define M_SPC_CFG_SRC1 _SB_MAKEMASK(8,S_SPC_CFG_SRC1)
237 #define V_SPC_CFG_SRC1(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC1)
238 #define G_SPC_CFG_SRC1(x) _SB_GETVALUE(x,S_SPC_CFG_SRC1,M_SPC_CFG_SRC1)
239
240 #define S_SPC_CFG_SRC2 16
241 #define M_SPC_CFG_SRC2 _SB_MAKEMASK(8,S_SPC_CFG_SRC2)
242 #define V_SPC_CFG_SRC2(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC2)
243 #define G_SPC_CFG_SRC2(x) _SB_GETVALUE(x,S_SPC_CFG_SRC2,M_SPC_CFG_SRC2)
244
245 #define S_SPC_CFG_SRC3 24
246 #define M_SPC_CFG_SRC3 _SB_MAKEMASK(8,S_SPC_CFG_SRC3)
247 #define V_SPC_CFG_SRC3(x) _SB_MAKEVALUE(x,S_SPC_CFG_SRC3)
248 #define G_SPC_CFG_SRC3(x) _SB_GETVALUE(x,S_SPC_CFG_SRC3,M_SPC_CFG_SRC3)
249
250 #define M_SPC_CFG_CLEAR _SB_MAKEMASK1(32)
251 #define M_SPC_CFG_ENABLE _SB_MAKEMASK1(33)
252
253
254 /*
255 * Bus Watcher
256 */
257
258 #define S_SCD_BERR_TID 8
259 #define M_SCD_BERR_TID _SB_MAKEMASK(10,S_SCD_BERR_TID)
260 #define V_SCD_BERR_TID(x) _SB_MAKEVALUE(x,S_SCD_BERR_TID)
261 #define G_SCD_BERR_TID(x) _SB_GETVALUE(x,S_SCD_BERR_TID,M_SCD_BERR_TID)
262
263 #define S_SCD_BERR_RID 18
264 #define M_SCD_BERR_RID _SB_MAKEMASK(4,S_SCD_BERR_RID)
265 #define V_SCD_BERR_RID(x) _SB_MAKEVALUE(x,S_SCD_BERR_RID)
266 #define G_SCD_BERR_RID(x) _SB_GETVALUE(x,S_SCD_BERR_RID,M_SCD_BERR_RID)
267
268 #define S_SCD_BERR_DCODE 22
269 #define M_SCD_BERR_DCODE _SB_MAKEMASK(3,S_SCD_BERR_DCODE)
270 #define V_SCD_BERR_DCODE(x) _SB_MAKEVALUE(x,S_SCD_BERR_DCODE)
271 #define G_SCD_BERR_DCODE(x) _SB_GETVALUE(x,S_SCD_BERR_DCODE,M_SCD_BERR_DCODE)
272
273 #define M_SCD_BERR_MULTERRS _SB_MAKEMASK1(30)
274
275
276 #define S_SCD_L2ECC_CORR_D 0
277 #define M_SCD_L2ECC_CORR_D _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_D)
278 #define V_SCD_L2ECC_CORR_D(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_D)
279 #define G_SCD_L2ECC_CORR_D(x) _SB_GETVALUE(x,S_SCD_L2ECC_CORR_D,M_SCD_L2ECC_CORR_D)
280
281 #define S_SCD_L2ECC_BAD_D 8
282 #define M_SCD_L2ECC_BAD_D _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_D)
283 #define V_SCD_L2ECC_BAD_D(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_D)
284 #define G_SCD_L2ECC_BAD_D(x) _SB_GETVALUE(x,S_SCD_L2ECC_BAD_D,M_SCD_L2ECC_BAD_D)
285
286 #define S_SCD_L2ECC_CORR_T 16
287 #define M_SCD_L2ECC_CORR_T _SB_MAKEMASK(8,S_SCD_L2ECC_CORR_T)
288 #define V_SCD_L2ECC_CORR_T(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_CORR_T)
289 #define G_SCD_L2ECC_CORR_T(x) _SB_GETVALUE(x,S_SCD_L2ECC_CORR_T,M_SCD_L2ECC_CORR_T)
290
291 #define S_SCD_L2ECC_BAD_T 24
292 #define M_SCD_L2ECC_BAD_T _SB_MAKEMASK(8,S_SCD_L2ECC_BAD_T)
293 #define V_SCD_L2ECC_BAD_T(x) _SB_MAKEVALUE(x,S_SCD_L2ECC_BAD_T)
294 #define G_SCD_L2ECC_BAD_T(x) _SB_GETVALUE(x,S_SCD_L2ECC_BAD_T,M_SCD_L2ECC_BAD_T)
295
296 #define S_SCD_MEM_ECC_CORR 0
297 #define M_SCD_MEM_ECC_CORR _SB_MAKEMASK(8,S_SCD_MEM_ECC_CORR)
298 #define V_SCD_MEM_ECC_CORR(x) _SB_MAKEVALUE(x,S_SCD_MEM_ECC_CORR)
299 #define G_SCD_MEM_ECC_CORR(x) _SB_GETVALUE(x,S_SCD_MEM_ECC_CORR,M_SCD_MEM_ECC_CORR)
300
301 #define S_SCD_MEM_ECC_BAD 16
302 #define M_SCD_MEM_ECC_BAD _SB_MAKEMASK(8,S_SCD_MEM_ECC_BAD)
303 #define V_SCD_MEM_ECC_BAD(x) _SB_MAKEVALUE(x,S_SCD_MEM_ECC_BAD)
304 #define G_SCD_MEM_ECC_BAD(x) _SB_GETVALUE(x,S_SCD_MEM_ECC_BAD,M_SCD_MEM_ECC_BAD)
305
306 #define S_SCD_MEM_BUSERR 24
307 #define M_SCD_MEM_BUSERR _SB_MAKEMASK(8,S_SCD_MEM_BUSERR)
308 #define V_SCD_MEM_BUSERR(x) _SB_MAKEVALUE(x,S_SCD_MEM_BUSERR)
309 #define G_SCD_MEM_BUSERR(x) _SB_GETVALUE(x,S_SCD_MEM_BUSERR,M_SCD_MEM_BUSERR)
310
311
312 /*
313 * Address Trap Registers
314 */
315
316 #define M_ATRAP_INDEX _SB_MAKEMASK(4,0)
317 #define M_ATRAP_ADDRESS _SB_MAKEMASK(40,0)
318
319 #define S_ATRAP_CFG_CNT 0
320 #define M_ATRAP_CFG_CNT _SB_MAKEMASK(3,S_ATRAP_CFG_CNT)
321 #define V_ATRAP_CFG_CNT(x) _SB_MAKEVALUE(x,S_ATRAP_CFG_CNT)
322 #define G_ATRAP_CFG_CNT(x) _SB_GETVALUE(x,S_ATRAP_CFG_CNT,M_ATRAP_CFG_CNT)
323
324 #define M_ATRAP_CFG_WRITE _SB_MAKEMASK1(3)
325 #define M_ATRAP_CFG_ALL _SB_MAKEMASK1(4)
326 #define M_ATRAP_CFG_INV _SB_MAKEMASK1(5)
327 #define M_ATRAP_CFG_USESRC _SB_MAKEMASK1(6)
328 #define M_ATRAP_CFG_SRCINV _SB_MAKEMASK1(7)
329
330 #define S_ATRAP_CFG_AGENTID 8
331 #define M_ATRAP_CFG_AGENTID _SB_MAKEMASK(4,S_ATRAP_CFG_AGENTID)
332 #define V_ATRAP_CFG_AGENTID(x) _SB_MAKEVALUE(x,S_ATRAP_CFG_AGENTID)
333 #define G_ATRAP_CFG_AGENTID(x) _SB_GETVALUE(x,S_ATRAP_CFG_AGENTID,M_ATRAP_CFG_AGENTID)
334
335 #define K_BUS_AGENT_CPU0 0
336 #define K_BUS_AGENT_CPU1 1
337 #define K_BUS_AGENT_IOB0 2
338 #define K_BUS_AGENT_IOB1 3
339 #define K_BUS_AGENT_SCD 4
340 #define K_BUS_AGENT_RESERVED 5
341 #define K_BUS_AGENT_L2C 6
342 #define K_BUS_AGENT_MC 7
343
344 #define S_ATRAP_CFG_CATTR 12
345 #define M_ATRAP_CFG_CATTR _SB_MAKEMASK(3,S_ATRAP_CFG_CATTR)
346 #define V_ATRAP_CFG_CATTR(x) _SB_MAKEVALUE(x,S_ATRAP_CFG_CATTR)
347 #define G_ATRAP_CFG_CATTR(x) _SB_GETVALUE(x,S_ATRAP_CFG_CATTR,M_ATRAP_CFG_CATTR)
348
349 #define K_ATRAP_CFG_CATTR_IGNORE 0
350 #define K_ATRAP_CFG_CATTR_UNC 1
351 #define K_ATRAP_CFG_CATTR_CACHEABLE 2
352 #define K_ATRAP_CFG_CATTR_NONCOH 3
353 #define K_ATRAP_CFG_CATTR_COHERENT 4
354 #define K_ATRAP_CFG_CATTR_NOTUNC 5
355 #define K_ATRAP_CFG_CATTR_NOTNONCOH 6
356 #define K_ATRAP_CFG_CATTR_NOTCOHERENT 7
357
358 /*
359 * Trace Buffer Config register
360 */
361
362 #define M_SCD_TRACE_CFG_RESET _SB_MAKEMASK1(0)
363 #define M_SCD_TRACE_CFG_START_READ _SB_MAKEMASK1(1)
364 #define M_SCD_TRACE_CFG_START _SB_MAKEMASK1(2)
365 #define M_SCD_TRACE_CFG_STOP _SB_MAKEMASK1(3)
366 #define M_SCD_TRACE_CFG_FREEZE _SB_MAKEMASK1(4)
367 #define M_SCD_TRACE_CFG_FREEZE_FULL _SB_MAKEMASK1(5)
368 #define M_SCD_TRACE_CFG_DEBUG_FULL _SB_MAKEMASK1(6)
369 #define M_SCD_TRACE_CFG_FULL _SB_MAKEMASK1(7)
370 #define M_SCD_TRACE_CFG_FORCECNT _SB_MAKEMASK1(8) /* PASS2 */
371
372 #define S_SCD_TRACE_CFG_CUR_ADDR 10
373 #define M_SCD_TRACE_CFG_CUR_ADDR _SB_MAKEMASK(8,S_SCD_TRACE_CFG_CUR_ADDR)
374 #define V_SCD_TRACE_CFG_CUR_ADDR(x) _SB_MAKEVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR)
375 #define G_SCD_TRACE_CFG_CUR_ADDR(x) _SB_GETVALUE(x,S_SCD_TRACE_CFG_CUR_ADDR,M_SCD_TRACE_CFG_CUR_ADDR)
376
377 /*
378 * Trace Event registers
379 */
380
381 #define S_SCD_TREVT_ADDR_MATCH 0
382 #define M_SCD_TREVT_ADDR_MATCH _SB_MAKEMASK(4,S_SCD_TREVT_ADDR_MATCH)
383 #define V_SCD_TREVT_ADDR_MATCH(x) _SB_MAKEVALUE(x,S_SCD_TREVT_ADDR_MATCH)
384 #define G_SCD_TREVT_ADDR_MATCH(x) _SB_GETVALUE(x,S_SCD_TREVT_ADDR_MATCH,M_SCD_TREVT_ADDR_MATCH)
385
386 #define M_SCD_TREVT_REQID_MATCH _SB_MAKEMASK1(4)
387 #define M_SCD_TREVT_DATAID_MATCH _SB_MAKEMASK1(5)
388 #define M_SCD_TREVT_RESPID_MATCH _SB_MAKEMASK1(6)
389 #define M_SCD_TREVT_INTERRUPT _SB_MAKEMASK1(7)
390 #define M_SCD_TREVT_DEBUG_PIN _SB_MAKEMASK1(9)
391 #define M_SCD_TREVT_WRITE _SB_MAKEMASK1(10)
392 #define M_SCD_TREVT_READ _SB_MAKEMASK1(11)
393
394 #define S_SCD_TREVT_REQID 12
395 #define M_SCD_TREVT_REQID _SB_MAKEMASK(4,S_SCD_TREVT_REQID)
396 #define V_SCD_TREVT_REQID(x) _SB_MAKEVALUE(x,S_SCD_TREVT_REQID)
397 #define G_SCD_TREVT_REQID(x) _SB_GETVALUE(x,S_SCD_TREVT_REQID,M_SCD_TREVT_REQID)
398
399 #define S_SCD_TREVT_RESPID 16
400 #define M_SCD_TREVT_RESPID _SB_MAKEMASK(4,S_SCD_TREVT_RESPID)
401 #define V_SCD_TREVT_RESPID(x) _SB_MAKEVALUE(x,S_SCD_TREVT_RESPID)
402 #define G_SCD_TREVT_RESPID(x) _SB_GETVALUE(x,S_SCD_TREVT_RESPID,M_SCD_TREVT_RESPID)
403
404 #define S_SCD_TREVT_DATAID 20
405 #define M_SCD_TREVT_DATAID _SB_MAKEMASK(4,S_SCD_TREVT_DATAID)
406 #define V_SCD_TREVT_DATAID(x) _SB_MAKEVALUE(x,S_SCD_TREVT_DATAID)
407 #define G_SCD_TREVT_DATAID(x) _SB_GETVALUE(x,S_SCD_TREVT_DATAID,M_SCD_TREVT_DATID)
408
409 #define S_SCD_TREVT_COUNT 24
410 #define M_SCD_TREVT_COUNT _SB_MAKEMASK(8,S_SCD_TREVT_COUNT)
411 #define V_SCD_TREVT_COUNT(x) _SB_MAKEVALUE(x,S_SCD_TREVT_COUNT)
412 #define G_SCD_TREVT_COUNT(x) _SB_GETVALUE(x,S_SCD_TREVT_COUNT,M_SCD_TREVT_COUNT)
413
414 /*
415 * Trace Sequence registers
416 */
417
418 #define S_SCD_TRSEQ_EVENT4 0
419 #define M_SCD_TRSEQ_EVENT4 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT4)
420 #define V_SCD_TRSEQ_EVENT4(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT4)
421 #define G_SCD_TRSEQ_EVENT4(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT4,M_SCD_TRSEQ_EVENT4)
422
423 #define S_SCD_TRSEQ_EVENT3 4
424 #define M_SCD_TRSEQ_EVENT3 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT3)
425 #define V_SCD_TRSEQ_EVENT3(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT3)
426 #define G_SCD_TRSEQ_EVENT3(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT3,M_SCD_TRSEQ_EVENT3)
427
428 #define S_SCD_TRSEQ_EVENT2 8
429 #define M_SCD_TRSEQ_EVENT2 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT2)
430 #define V_SCD_TRSEQ_EVENT2(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT2)
431 #define G_SCD_TRSEQ_EVENT2(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT2,M_SCD_TRSEQ_EVENT2)
432
433 #define S_SCD_TRSEQ_EVENT1 12
434 #define M_SCD_TRSEQ_EVENT1 _SB_MAKEMASK(4,S_SCD_TRSEQ_EVENT1)
435 #define V_SCD_TRSEQ_EVENT1(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_EVENT1)
436 #define G_SCD_TRSEQ_EVENT1(x) _SB_GETVALUE(x,S_SCD_TRSEQ_EVENT1,M_SCD_TRSEQ_EVENT1)
437
438 #define K_SCD_TRSEQ_E0 0
439 #define K_SCD_TRSEQ_E1 1
440 #define K_SCD_TRSEQ_E2 2
441 #define K_SCD_TRSEQ_E3 3
442 #define K_SCD_TRSEQ_E0_E1 4
443 #define K_SCD_TRSEQ_E1_E2 5
444 #define K_SCD_TRSEQ_E2_E3 6
445 #define K_SCD_TRSEQ_E0_E1_E2 7
446 #define K_SCD_TRSEQ_E0_E1_E2_E3 8
447 #define K_SCD_TRSEQ_E0E1 9
448 #define K_SCD_TRSEQ_E0E1E2 10
449 #define K_SCD_TRSEQ_E0E1E2E3 11
450 #define K_SCD_TRSEQ_E0E1_E2 12
451 #define K_SCD_TRSEQ_E0E1_E2E3 13
452 #define K_SCD_TRSEQ_E0E1_E2_E3 14
453 #define K_SCD_TRSEQ_IGNORED 15
454
455 #define K_SCD_TRSEQ_TRIGGER_ALL (V_SCD_TRSEQ_EVENT1(K_SCD_TRSEQ_IGNORED) | \
456 V_SCD_TRSEQ_EVENT2(K_SCD_TRSEQ_IGNORED) | \
457 V_SCD_TRSEQ_EVENT3(K_SCD_TRSEQ_IGNORED) | \
458 V_SCD_TRSEQ_EVENT4(K_SCD_TRSEQ_IGNORED))
459
460 #define S_SCD_TRSEQ_FUNCTION 16
461 #define M_SCD_TRSEQ_FUNCTION _SB_MAKEMASK(4,S_SCD_TRSEQ_FUNCTION)
462 #define V_SCD_TRSEQ_FUNCTION(x) _SB_MAKEVALUE(x,S_SCD_TRSEQ_FUNCTION)
463 #define G_SCD_TRSEQ_FUNCTION(x) _SB_GETVALUE(x,S_SCD_TRSEQ_FUNCTION,M_SCD_TRSEQ_FUNCTION)
464
465 #define K_SCD_TRSEQ_FUNC_NOP 0
466 #define K_SCD_TRSEQ_FUNC_START 1
467 #define K_SCD_TRSEQ_FUNC_STOP 2
468 #define K_SCD_TRSEQ_FUNC_FREEZE 3
469
470 #define V_SCD_TRSEQ_FUNC_NOP V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_NOP)
471 #define V_SCD_TRSEQ_FUNC_START V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_START)
472 #define V_SCD_TRSEQ_FUNC_STOP V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_STOP)
473 #define V_SCD_TRSEQ_FUNC_FREEZE V_SCD_TRSEQ_FUNCTION(K_SCD_TRSEQ_FUNC_FREEZE)
474
475 #define M_SCD_TRSEQ_ASAMPLE _SB_MAKEMASK1(18)
476 #define M_SCD_TRSEQ_DSAMPLE _SB_MAKEMASK1(19)
477 #define M_SCD_TRSEQ_DEBUGPIN _SB_MAKEMASK1(20)
478 #define M_SCD_TRSEQ_DEBUGCPU _SB_MAKEMASK1(21)
479 #define M_SCD_TRSEQ_CLEARUSE _SB_MAKEMASK1(22)
480
481 #endif
482