s3.h revision 340e3fbd
1340e3fbdSmrg/*
2340e3fbdSmrg *      Copyright 2001  Ani Joshi <ajoshi@unixbox.com>
3340e3fbdSmrg *
4340e3fbdSmrg *      XFree86 4.x driver for S3 chipsets
5340e3fbdSmrg *
6340e3fbdSmrg *
7340e3fbdSmrg * Permission to use, copy, modify, distribute, and sell this software and its
8340e3fbdSmrg * documentation for any purpose is hereby granted without fee, provided that
9340e3fbdSmrg * the above copyright notice appear in all copies and that both that copyright
10340e3fbdSmrg * notice and this permission notice appear in supporting documentation and
11340e3fbdSmrg * that the name of Ani Joshi not be used in advertising or
12340e3fbdSmrg * publicity pertaining to distribution of the software without specific,
13340e3fbdSmrg * written prior permission.  Ani Joshi makes no representations
14340e3fbdSmrg * about the suitability of this software for any purpose.  It is provided
15340e3fbdSmrg * "as-is" without express or implied warranty.
16340e3fbdSmrg *
17340e3fbdSmrg * ANI JOSHI DISCLAIMS ALL WARRANTIES WITH REGARD TO THIS SOFTWARE,
18340e3fbdSmrg * INCLUDING ALL IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS, IN NO
19340e3fbdSmrg * EVENT SHALL ANI JOSHI BE LIABLE FOR ANY SPECIAL, INDIRECT OR
20340e3fbdSmrg * CONSEQUENTIAL DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE,
21340e3fbdSmrg * DATA OR PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
22340e3fbdSmrg * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
23340e3fbdSmrg * PERFORMANCE OF THIS SOFTWARE.
24340e3fbdSmrg *
25340e3fbdSmrg *
26340e3fbdSmrg */
27340e3fbdSmrg/* $XFree86: xc/programs/Xserver/hw/xfree86/drivers/s3/s3.h,v 1.17 2003/07/04 16:24:28 eich Exp $ */
28340e3fbdSmrg
29340e3fbdSmrg
30340e3fbdSmrg#ifndef _S3_H
31340e3fbdSmrg#define _S3_H
32340e3fbdSmrg
33340e3fbdSmrg#include <string.h>
34340e3fbdSmrg
35340e3fbdSmrg#include "xf86.h"
36340e3fbdSmrg#include "xf86Pci.h"
37340e3fbdSmrg#include "xf86PciInfo.h"
38340e3fbdSmrg#include "xf86RamDac.h"
39340e3fbdSmrg#include "xaa.h"
40340e3fbdSmrg#include "vbe.h"
41340e3fbdSmrg#include "vgaHW.h"
42340e3fbdSmrg
43340e3fbdSmrg
44340e3fbdSmrg#include "xf86xv.h"
45340e3fbdSmrg#include <X11/extensions/Xv.h>
46340e3fbdSmrg#include "fourcc.h"
47340e3fbdSmrg
48340e3fbdSmrg
49340e3fbdSmrgtypedef struct _S3RegRec {
50340e3fbdSmrg	unsigned char	cr31, cr32, cr33, cr34, cr3a, cr3b, cr3c;
51340e3fbdSmrg	unsigned char	cr3b2, cr3c2;
52340e3fbdSmrg	unsigned char	cr40, cr42, cr43, cr44, cr45;
53340e3fbdSmrg	unsigned char	cr50, cr51, cr53, cr54, cr55, cr58, cr59, cr5a,
54340e3fbdSmrg			cr5d, cr5e;
55340e3fbdSmrg	unsigned char	cr60, cr61, cr62, cr65, cr66, cr67, cr6d;
56340e3fbdSmrg	unsigned char	s3save[10];
57340e3fbdSmrg	unsigned char	s3syssave[46];
58340e3fbdSmrg	unsigned char	dacregs[0x101];
59340e3fbdSmrg	unsigned char	color_stack[8];
60340e3fbdSmrg	unsigned char	clock;
61340e3fbdSmrg} S3RegRec, *S3RegPtr;
62340e3fbdSmrg
63340e3fbdSmrg
64340e3fbdSmrgtypedef struct {
65340e3fbdSmrg        unsigned char brightness;
66340e3fbdSmrg        unsigned char contrast;
67340e3fbdSmrg        FBAreaPtr     area;
68340e3fbdSmrg        RegionRec     clip;
69340e3fbdSmrg        CARD32        colorKey;
70340e3fbdSmrg        CARD32        videoStatus;
71340e3fbdSmrg        Time          offTime;
72340e3fbdSmrg        Time          freeTime;
73340e3fbdSmrg        int           lastPort;
74340e3fbdSmrg} S3PortPrivRec, *S3PortPrivPtr;
75340e3fbdSmrg
76340e3fbdSmrg
77340e3fbdSmrgtypedef struct {
78340e3fbdSmrg	int bitsPerPixel;
79340e3fbdSmrg	int depth;
80340e3fbdSmrg	int displayWidth;
81340e3fbdSmrg	int pixel_code;
82340e3fbdSmrg	int pixel_bytes;
83340e3fbdSmrg	DisplayModePtr mode;
84340e3fbdSmrg} S3FBLayout;
85340e3fbdSmrg
86340e3fbdSmrg
87340e3fbdSmrgtypedef struct _S3Rec {
88340e3fbdSmrg        pciVideoPtr             PciInfo;
89340e3fbdSmrg        PCITAG                  PciTag;
90340e3fbdSmrg        EntityInfoPtr           pEnt;
91340e3fbdSmrg        unsigned long           IOAddress;
92340e3fbdSmrg        unsigned long           FBAddress;
93340e3fbdSmrg        unsigned char *         FBBase;
94340e3fbdSmrg        unsigned char *         MMIOBase;
95340e3fbdSmrg        unsigned long           videoRam;
96340e3fbdSmrg        OptionInfoPtr           Options;
97340e3fbdSmrg        unsigned int            Flags;
98340e3fbdSmrg        Bool                    NoAccel;
99340e3fbdSmrg	Bool			SWCursor;
100340e3fbdSmrg	Bool			SlowDRAMRefresh;
101340e3fbdSmrg	Bool			SlowDRAM;
102340e3fbdSmrg	Bool			SlowEDODRAM;
103340e3fbdSmrg	Bool			SlowVRAM;
104340e3fbdSmrg	Bool			S3NewMMIO;
105340e3fbdSmrg	Bool			PCIRetry;
106340e3fbdSmrg	Bool			ColorExpandBug;
107340e3fbdSmrg
108340e3fbdSmrg        XAAInfoRecPtr           pXAA;
109340e3fbdSmrg	xf86CursorInfoPtr	pCurs;
110340e3fbdSmrg	xf86Int10InfoPtr	pInt10;
111340e3fbdSmrg	vbeInfoPtr		pVBE;
112340e3fbdSmrg        XF86VideoAdaptorPtr     adaptor;
113340e3fbdSmrg        S3PortPrivPtr           portPrivate;
114340e3fbdSmrg
115340e3fbdSmrg	DGAModePtr		DGAModes;
116340e3fbdSmrg	int			numDGAModes;
117340e3fbdSmrg	Bool			DGAactive;
118340e3fbdSmrg	int			DGAViewportStatus;
119340e3fbdSmrg
120340e3fbdSmrg	S3FBLayout		CurrentLayout;
121340e3fbdSmrg
122340e3fbdSmrg	RamDacHelperRecPtr	RamDac;
123340e3fbdSmrg	RamDacRecPtr		RamDacRec;
124340e3fbdSmrg
125340e3fbdSmrg	int			vgaCRIndex, vgaCRReg;
126340e3fbdSmrg
127340e3fbdSmrg	int			s3Bpp, s3BppDisplayWidth, HDisplay;
128340e3fbdSmrg	int			mclk, MaxClock;
129340e3fbdSmrg	int			pixMuxShift;
130340e3fbdSmrg
131340e3fbdSmrg        int                     Chipset, ChipRev;
132340e3fbdSmrg	int			RefClock;
133340e3fbdSmrg
134340e3fbdSmrg	int			s3ScissB, s3ScissR;
135340e3fbdSmrg	unsigned short		BltDir;
136340e3fbdSmrg	int			trans_color;
137340e3fbdSmrg	int			FBCursorOffset;
138340e3fbdSmrg
139340e3fbdSmrg	S3RegRec		SavedRegs;
140340e3fbdSmrg	S3RegRec		ModeRegs;
141340e3fbdSmrg
142340e3fbdSmrg	unsigned char		SAM256;
143340e3fbdSmrg
144340e3fbdSmrg	void			(*DacPreInit)(ScrnInfoPtr pScrn);
145340e3fbdSmrg	void			(*DacInit)(ScrnInfoPtr pScrn,
146340e3fbdSmrg					   DisplayModePtr mode);
147340e3fbdSmrg	void			(*DacSave)(ScrnInfoPtr pScrn);
148340e3fbdSmrg	void			(*DacRestore)(ScrnInfoPtr pScrn);
149340e3fbdSmrg	Bool			(*CursorInit)(ScreenPtr pScreen);
150340e3fbdSmrg
151340e3fbdSmrg	void			(*LoadPalette)(ScrnInfoPtr pScrn, int numColors,
152340e3fbdSmrg					       int *indicies, LOCO *colors,
153340e3fbdSmrg					       VisualPtr pVisual);
154340e3fbdSmrg
155340e3fbdSmrg        Bool                    (*CloseScreen)(int, ScreenPtr);
156340e3fbdSmrg
157340e3fbdSmrg	unsigned char		*imageBuffer;
158340e3fbdSmrg	int			imageWidth;
159340e3fbdSmrg	int			imageHeight;
160340e3fbdSmrg    Bool			hwCursor;
161340e3fbdSmrg} S3Rec, *S3Ptr;
162340e3fbdSmrg
163340e3fbdSmrg#define S3PTR(p)		((S3Ptr)((p)->driverPrivate))
164340e3fbdSmrg
165340e3fbdSmrg
166340e3fbdSmrg#define DRIVER_NAME     "s3"
167340e3fbdSmrg#define DRIVER_VERSION  "0.5.0"
168340e3fbdSmrg#define VERSION_MAJOR   0
169340e3fbdSmrg#define VERSION_MINOR   5
170340e3fbdSmrg#define PATCHLEVEL      0
171340e3fbdSmrg#define S3_VERSION     ((VERSION_MAJOR << 24) | \
172340e3fbdSmrg                        (VERSION_MINOR << 16) | PATCHLEVEL)
173340e3fbdSmrg
174340e3fbdSmrg
175340e3fbdSmrg
176340e3fbdSmrg
177340e3fbdSmrg/*
178340e3fbdSmrg * Prototypes
179340e3fbdSmrg */
180340e3fbdSmrg
181340e3fbdSmrgBool S3AccelInit(ScreenPtr pScreen);
182340e3fbdSmrgBool S3AccelInitNewMMIO(ScreenPtr pScreen);
183340e3fbdSmrgBool S3AccelInitPIO(ScreenPtr pScreen);
184340e3fbdSmrgBool S3DGAInit(ScreenPtr pScreen);
185340e3fbdSmrgBool S3SwitchMode(int scrnIndex, DisplayModePtr mode, int flags);
186340e3fbdSmrgint S3GetRefClock(ScrnInfoPtr pScrn);
187340e3fbdSmrg
188340e3fbdSmrgvoid S3InitVideo(ScreenPtr pScreen);
189340e3fbdSmrgvoid S3InitStreams(ScrnInfoPtr pScrn, DisplayModePtr mode);
190340e3fbdSmrg
191340e3fbdSmrg/* IBMRGB */
192340e3fbdSmrgextern RamDacSupportedInfoRec S3IBMRamdacs[];
193340e3fbdSmrgBool S3ProbeIBMramdac(ScrnInfoPtr pScrn);
194340e3fbdSmrgvoid S3IBMRGB_PreInit(ScrnInfoPtr pScrn);
195340e3fbdSmrgvoid S3IBMRGB_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
196340e3fbdSmrgvoid S3IBMRGB_Save(ScrnInfoPtr pScrn);
197340e3fbdSmrgvoid S3IBMRGB_Restore(ScrnInfoPtr pScrn);
198340e3fbdSmrgBool S3IBMRGB_CursorInit(ScreenPtr pScreen);
199340e3fbdSmrg
200340e3fbdSmrg/* TRIO64 */
201340e3fbdSmrgBool S3Trio64DACProbe(ScrnInfoPtr pScrn);
202340e3fbdSmrgvoid S3Trio64DAC_PreInit(ScrnInfoPtr pScrn);
203340e3fbdSmrgvoid S3Trio64DAC_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
204340e3fbdSmrgvoid S3Trio64DAC_Save(ScrnInfoPtr pScrn);
205340e3fbdSmrgvoid S3Trio64DAC_Restore(ScrnInfoPtr pScrn);
206340e3fbdSmrg
207340e3fbdSmrg/* Ti */
208340e3fbdSmrgBool S3TiDACProbe(ScrnInfoPtr pScrn);
209340e3fbdSmrgvoid S3TiDAC_PreInit(ScrnInfoPtr pScrn);
210340e3fbdSmrgvoid S3TiDAC_Init(ScrnInfoPtr pScrn, DisplayModePtr mode);
211340e3fbdSmrgvoid S3TiDAC_Save(ScrnInfoPtr pScrn);
212340e3fbdSmrgvoid S3TiDAC_Restore(ScrnInfoPtr pScrn);
213340e3fbdSmrgvoid S3TiLoadPalette(ScrnInfoPtr pScrn, int numColors, int *indicies, LOCO *colors,
214340e3fbdSmrg		     VisualPtr pVisual);
215340e3fbdSmrgBool S3Ti_CursorInit(ScreenPtr pScreen);
216340e3fbdSmrgvoid S3OutTiIndReg(ScrnInfoPtr pScrn, CARD32 reg, unsigned char mask,
217340e3fbdSmrg		   unsigned char data);
218340e3fbdSmrg
219340e3fbdSmrg/* s3 gen cursor */
220340e3fbdSmrgBool S3_CursorInit(ScreenPtr pScreen);
221340e3fbdSmrg
222340e3fbdSmrg#define TRIO64_RAMDAC	0x8811
223340e3fbdSmrg#define	TI3025_RAMDAC	0x3025
224340e3fbdSmrg#define	TI3020_RAMDAC	0x3020
225340e3fbdSmrg
226340e3fbdSmrg#define BIOS_BSIZE	1024
227340e3fbdSmrg#define	BIOS_BASE	0xc0000
228340e3fbdSmrg
229340e3fbdSmrg/*
230340e3fbdSmrg * Chip...Sets...
231340e3fbdSmrg */
232340e3fbdSmrg
233340e3fbdSmrg#define S3_964_SERIES()		((pS3->Chipset == PCI_CHIP_964_0) ||	\
234340e3fbdSmrg			 	 (pS3->Chipset == PCI_CHIP_964_1))
235340e3fbdSmrg#define	S3_TRIO_SERIES()	((pS3->Chipset == PCI_CHIP_TRIO) ||	\
236340e3fbdSmrg			 	 (pS3->Chipset == PCI_CHIP_AURORA64VP) || \
237340e3fbdSmrg				 (pS3->Chipset == PCI_CHIP_TRIO64UVP) || \
238340e3fbdSmrg				 (pS3->Chipset == PCI_CHIP_TRIO64V2_DXGX))
239340e3fbdSmrg
240340e3fbdSmrg#endif /* _S3_H */
241