Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.106.12.2
      1  1.106.12.1       tls /*	$NetBSD: cpu.h,v 1.106.12.2 2014/08/20 00:03:12 tls Exp $	*/
      2         1.8       cgd 
      3         1.1   deraadt /*-
      4         1.5     glass  * Copyright (c) 1992, 1993
      5         1.5     glass  *	The Regents of the University of California.  All rights reserved.
      6         1.1   deraadt  *
      7         1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8         1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9         1.1   deraadt  *
     10         1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11         1.1   deraadt  * modification, are permitted provided that the following conditions
     12         1.1   deraadt  * are met:
     13         1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14         1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15         1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16         1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17         1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18        1.71       agc  * 3. Neither the name of the University nor the names of its contributors
     19         1.1   deraadt  *    may be used to endorse or promote products derived from this software
     20         1.1   deraadt  *    without specific prior written permission.
     21         1.1   deraadt  *
     22         1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23         1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24         1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25         1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26         1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27         1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28         1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29         1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30         1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31         1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32         1.1   deraadt  * SUCH DAMAGE.
     33         1.1   deraadt  *
     34         1.8       cgd  *	@(#)cpu.h	8.4 (Berkeley) 1/4/94
     35         1.1   deraadt  */
     36         1.1   deraadt 
     37         1.1   deraadt #ifndef _CPU_H_
     38         1.1   deraadt #define _CPU_H_
     39         1.1   deraadt 
     40        1.54    simonb #include <mips/cpuregs.h>
     41        1.53    simonb 
     42         1.1   deraadt /*
     43        1.13  jonathan  * Exported definitions unique to NetBSD/mips cpu support.
     44         1.1   deraadt  */
     45        1.36     soren 
     46        1.68    simonb #ifdef _KERNEL
     47        1.55    simonb 
     48        1.53    simonb #if defined(_KERNEL_OPT)
     49        1.98      matt #include "opt_cputype.h"
     50        1.53    simonb #include "opt_lockdebug.h"
     51        1.98      matt #include "opt_multiprocessor.h"
     52        1.53    simonb #endif
     53        1.53    simonb 
     54        1.98      matt #ifndef _LOCORE
     55        1.98      matt #include <sys/cpu_data.h>
     56        1.98      matt #include <sys/device_if.h>
     57        1.98      matt #include <sys/evcnt.h>
     58        1.94      matt 
     59       1.101     cliff typedef struct cpu_watchpoint {
     60       1.101     cliff 	register_t	cw_addr;
     61       1.101     cliff 	register_t	cw_mask;
     62       1.101     cliff 	uint32_t	cw_asid;
     63       1.101     cliff 	uint32_t	cw_mode;
     64       1.101     cliff } cpu_watchpoint_t;
     65       1.101     cliff /* (abstract) mode bits */
     66       1.101     cliff #define CPUWATCH_WRITE	__BIT(0)
     67       1.101     cliff #define CPUWATCH_READ	__BIT(1)
     68       1.101     cliff #define CPUWATCH_EXEC	__BIT(2)
     69       1.101     cliff #define CPUWATCH_MASK	__BIT(3)
     70       1.101     cliff #define CPUWATCH_ASID	__BIT(4)
     71       1.101     cliff #define CPUWATCH_RWX	(CPUWATCH_EXEC|CPUWATCH_READ|CPUWATCH_WRITE)
     72       1.101     cliff 
     73       1.101     cliff #define CPUWATCH_MAX	8	/* max possible number of watchpoints */
     74       1.101     cliff 
     75       1.101     cliff u_int		  cpuwatch_discover(void);
     76       1.101     cliff void		  cpuwatch_free(cpu_watchpoint_t *);
     77       1.101     cliff cpu_watchpoint_t *cpuwatch_alloc(void);
     78       1.101     cliff void		  cpuwatch_set_all(void);
     79       1.101     cliff void		  cpuwatch_clr_all(void);
     80       1.101     cliff void		  cpuwatch_set(cpu_watchpoint_t *);
     81       1.101     cliff void		  cpuwatch_clr(cpu_watchpoint_t *);
     82       1.101     cliff 
     83        1.53    simonb struct cpu_info {
     84        1.73      yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
     85        1.85        ad 	struct cpu_info *ci_next;	/* Next CPU in list */
     86        1.98      matt 	struct cpu_softc *ci_softc;	/* chip-dependent hook */
     87        1.98      matt 	device_t ci_dev;		/* owning device */
     88        1.85        ad 	cpuid_t ci_cpuid;		/* Machine-level identifier */
     89        1.98      matt 	u_long ci_cctr_freq;		/* cycle counter frequency */
     90        1.58    simonb 	u_long ci_cpu_freq;		/* CPU frequency */
     91        1.58    simonb 	u_long ci_cycles_per_hz;	/* CPU freq / hz */
     92        1.58    simonb 	u_long ci_divisor_delay;	/* for delay/DELAY */
     93        1.90   tsutsui 	u_long ci_divisor_recip;	/* unused, for obsolete microtime(9) */
     94        1.82      yamt 	struct lwp *ci_curlwp;		/* currently running lwp */
     95        1.98      matt 	volatile int ci_want_resched;	/* user preemption pending */
     96        1.78        ad 	int ci_mtx_count;		/* negative count of held mutexes */
     97        1.78        ad 	int ci_mtx_oldspl;		/* saved SPL value */
     98        1.86        ad 	int ci_idepth;			/* hardware interrupt depth */
     99        1.98      matt 	int ci_cpl;			/* current [interrupt] priority level */
    100        1.98      matt 	uint32_t ci_next_cp0_clk_intr;	/* for hard clock intr scheduling */
    101        1.98      matt 	struct evcnt ci_ev_count_compare;		/* hard clock intr counter */
    102        1.98      matt 	struct evcnt ci_ev_count_compare_missed;	/* hard clock miss counter */
    103        1.98      matt 	struct lwp *ci_softlwps[SOFTINT_COUNT];
    104        1.98      matt 	volatile u_int ci_softints;
    105        1.98      matt 	struct evcnt ci_ev_fpu_loads;	/* fpu load counter */
    106        1.98      matt 	struct evcnt ci_ev_fpu_saves;	/* fpu save counter */
    107       1.105      matt 	struct evcnt ci_ev_dsp_loads;	/* dsp load counter */
    108       1.105      matt 	struct evcnt ci_ev_dsp_saves;	/* dsp save counter */
    109        1.98      matt 	struct evcnt ci_ev_tlbmisses;
    110        1.98      matt 
    111        1.98      matt 	/*
    112        1.98      matt 	 * Per-cpu pmap information
    113        1.98      matt 	 */
    114        1.98      matt 	int ci_tlb_slot;		/* reserved tlb entry for cpu_info */
    115        1.98      matt 	u_int ci_pmap_asid_cur;		/* current ASID */
    116        1.98      matt 	struct pmap_tlb_info *ci_tlb_info; /* tlb information for this cpu */
    117        1.98      matt 	union segtab *ci_pmap_seg0tab;
    118        1.98      matt #ifdef _LP64
    119        1.98      matt 	union segtab *ci_pmap_segtab;
    120        1.98      matt #else
    121        1.98      matt 	vaddr_t ci_pmap_srcbase;	/* starting VA of ephemeral src space */
    122        1.98      matt 	vaddr_t ci_pmap_dstbase;	/* starting VA of ephemeral dst space */
    123        1.98      matt #endif
    124        1.98      matt 
    125       1.101     cliff 	u_int ci_cpuwatch_count;	/* number of watchpoints on this CPU */
    126       1.101     cliff 	cpu_watchpoint_t ci_cpuwatch_tab[CPUWATCH_MAX];
    127        1.98      matt 
    128        1.98      matt #ifdef MULTIPROCESSOR
    129        1.98      matt 	volatile u_long ci_flags;
    130        1.98      matt 	volatile uint64_t ci_request_ipis;
    131        1.98      matt 					/* bitmask of IPIs requested */
    132        1.98      matt 					/*  use on chips where hw cannot pass tag */
    133        1.98      matt 	uint64_t ci_active_ipis;	/* bitmask of IPIs being serviced */
    134        1.98      matt 	uint32_t ci_ksp_tlb_slot;	/* tlb entry for kernel stack */
    135        1.98      matt 	struct evcnt ci_evcnt_all_ipis;	/* aggregated IPI counter */
    136        1.98      matt 	struct evcnt ci_evcnt_per_ipi[NIPIS];	/* individual IPI counters*/
    137        1.98      matt 	struct evcnt ci_evcnt_synci_activate_rqst;
    138        1.98      matt 	struct evcnt ci_evcnt_synci_onproc_rqst;
    139        1.98      matt 	struct evcnt ci_evcnt_synci_deferred_rqst;
    140        1.98      matt 	struct evcnt ci_evcnt_synci_ipi_rqst;
    141        1.98      matt 
    142        1.98      matt #define	CPUF_PRIMARY	0x01		/* CPU is primary CPU */
    143        1.98      matt #define	CPUF_PRESENT	0x02		/* CPU is present */
    144        1.98      matt #define	CPUF_RUNNING	0x04		/* CPU is running */
    145        1.98      matt #define	CPUF_PAUSED	0x08		/* CPU is paused */
    146        1.98      matt #define	CPUF_USERPMAP	0x20		/* CPU has a user pmap activated */
    147        1.98      matt #endif
    148        1.98      matt 
    149        1.53    simonb };
    150        1.68    simonb 
    151  1.106.12.2       tls #define	CPU_INFO_ITERATOR		int __unused
    152        1.85        ad #define	CPU_INFO_FOREACH(cii, ci)	\
    153  1.106.12.2       tls     ci = &cpu_info_store; ci != NULL; ci = ci->ci_next
    154        1.85        ad 
    155        1.68    simonb #endif /* !_LOCORE */
    156        1.68    simonb #endif /* _KERNEL */
    157        1.53    simonb 
    158        1.36     soren /*
    159        1.36     soren  * CTL_MACHDEP definitions.
    160        1.36     soren  */
    161        1.36     soren #define CPU_CONSDEV		1	/* dev_t: console terminal device */
    162        1.36     soren #define CPU_BOOTED_KERNEL	2	/* string: booted kernel name */
    163        1.36     soren #define CPU_ROOT_DEVICE		3	/* string: root device name */
    164        1.66  gmcgarry #define CPU_LLSC		4	/* OS/CPU supports LL/SC instruction */
    165  1.106.12.1       tls #define CPU_LMMI		5	/* Loongson multimedia instructions */
    166        1.43     jeffs 
    167        1.43     jeffs /*
    168        1.51       wiz  * Platform can override, but note this breaks userland compatibility
    169        1.43     jeffs  * with other mips platforms.
    170        1.43     jeffs  */
    171        1.43     jeffs #ifndef CPU_MAXID
    172        1.67      shin #define CPU_MAXID		5	/* number of valid machdep ids */
    173        1.42     jeffs #endif
    174        1.33    simonb 
    175        1.33    simonb #ifdef _KERNEL
    176        1.98      matt #if defined(_MODULAR) || defined(_LKM) || defined(_STANDALONE)
    177        1.87        he /* Assume all CPU architectures are valid for LKM's and standlone progs */
    178       1.100      matt #define	MIPS1		1
    179       1.100      matt #define	MIPS3		1
    180       1.100      matt #define	MIPS4		1
    181       1.100      matt #define	MIPS32		1
    182       1.100      matt #define	MIPS32R2	1
    183       1.100      matt #define	MIPS64		1
    184       1.100      matt #define	MIPS64R2	1
    185        1.77   tsutsui #endif
    186        1.77   tsutsui 
    187        1.99      matt #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS32R2 + MIPS64 + MIPS64R2) == 0
    188        1.99      matt #error at least one of MIPS1, MIPS3, MIPS4, MIPS32, MIPS32R2, MIPS64, or MIPS64RR2 must be specified
    189        1.77   tsutsui #endif
    190        1.53    simonb 
    191        1.77   tsutsui /* Shortcut for MIPS3 or above defined */
    192        1.99      matt #if defined(MIPS3) || defined(MIPS4) \
    193        1.99      matt     || defined(MIPS32) || defined(MIPS32R2) \
    194        1.99      matt     || defined(MIPS64) || defined(MIPS64R2)
    195        1.99      matt 
    196        1.77   tsutsui #define	MIPS3_PLUS	1
    197        1.98      matt #define __HAVE_CPU_COUNTER
    198        1.77   tsutsui #else
    199        1.77   tsutsui #undef MIPS3_PLUS
    200        1.77   tsutsui #endif
    201        1.33    simonb 
    202        1.33    simonb /*
    203        1.21  jonathan  * Macros to find the CPU architecture we're on at run-time,
    204        1.21  jonathan  * or if possible, at compile-time.
    205        1.21  jonathan  */
    206        1.21  jonathan 
    207        1.99      matt #define	CPU_ARCH_MIPSx		0		/* XXX unknown */
    208        1.99      matt #define	CPU_ARCH_MIPS1		(1 << 0)
    209        1.99      matt #define	CPU_ARCH_MIPS2		(1 << 1)
    210        1.99      matt #define	CPU_ARCH_MIPS3		(1 << 2)
    211        1.99      matt #define	CPU_ARCH_MIPS4		(1 << 3)
    212        1.99      matt #define	CPU_ARCH_MIPS5		(1 << 4)
    213        1.99      matt #define	CPU_ARCH_MIPS32		(1 << 5)
    214        1.99      matt #define	CPU_ARCH_MIPS64		(1 << 6)
    215        1.99      matt #define	CPU_ARCH_MIPS32R2	(1 << 7)
    216        1.99      matt #define	CPU_ARCH_MIPS64R2	(1 << 8)
    217        1.46       cgd 
    218        1.82      yamt /* Note: must be kept in sync with -ffixed-?? Makefile.mips. */
    219        1.98      matt #define MIPS_CURLWP             $24
    220        1.98      matt #define MIPS_CURLWP_QUOTED      "$24"
    221        1.98      matt #define MIPS_CURLWP_LABEL	_L_T8
    222        1.98      matt #define MIPS_CURLWP_REG		_R_T8
    223        1.98      matt #define TF_MIPS_CURLWP(x)	TF_REG_T8(x)
    224        1.82      yamt 
    225        1.58    simonb #ifndef _LOCORE
    226        1.82      yamt 
    227        1.77   tsutsui extern struct cpu_info cpu_info_store;
    228        1.82      yamt register struct lwp *mips_curlwp asm(MIPS_CURLWP_QUOTED);
    229        1.77   tsutsui 
    230        1.82      yamt #define	curlwp			mips_curlwp
    231        1.82      yamt #define	curcpu()		(curlwp->l_cpu)
    232        1.92     rmind #define	curpcb			((struct pcb *)lwp_getpcb(curlwp))
    233        1.98      matt #ifdef MULTIPROCESSOR
    234        1.98      matt #define	cpu_number()		(curcpu()->ci_index)
    235        1.98      matt #define	CPU_IS_PRIMARY(ci)	((ci)->ci_flags & CPUF_PRIMARY)
    236        1.98      matt #else
    237        1.82      yamt #define	cpu_number()		(0)
    238        1.98      matt #define	CPU_IS_PRIMARY(ci)	(true)
    239        1.98      matt #endif
    240        1.77   tsutsui 
    241        1.58    simonb /* XXX simonb
    242        1.58    simonb  * Should the following be in a cpu_info type structure?
    243        1.58    simonb  * And how many of these are per-cpu vs. per-system?  (Ie,
    244        1.58    simonb  * we can assume that all cpus have the same mmu-type, but
    245        1.58    simonb  * maybe not that all cpus run at the same clock speed.
    246        1.58    simonb  * Some SGI's apparently support R12k and R14k in the same
    247        1.58    simonb  * box.)
    248        1.58    simonb  */
    249        1.98      matt struct mips_options {
    250        1.98      matt 	const struct pridtab *mips_cpu;
    251        1.98      matt 
    252        1.98      matt 	u_int mips_cpu_arch;
    253        1.98      matt 	u_int mips_cpu_mhz; /* CPU speed in MHz, estimated by mc_cpuspeed(). */
    254        1.98      matt 	u_int mips_cpu_flags;
    255        1.98      matt 	u_int mips_num_tlb_entries;
    256        1.98      matt 	mips_prid_t mips_cpu_id;
    257        1.98      matt 	mips_prid_t mips_fpu_id;
    258        1.98      matt 	bool mips_has_r4k_mmu;
    259        1.98      matt 	bool mips_has_llsc;
    260        1.98      matt 	u_int mips3_pg_shift;
    261        1.98      matt 	u_int mips3_pg_cached;
    262       1.106  macallan 	u_int mips3_cca_devmem;
    263        1.98      matt #ifdef MIPS3_PLUS
    264        1.94      matt #ifdef _LP64
    265        1.98      matt 	uint64_t mips3_xkphys_cached;
    266        1.98      matt #endif
    267        1.98      matt 	uint64_t mips3_tlb_vpn_mask;
    268        1.98      matt 	uint64_t mips3_tlb_pfn_mask;
    269        1.98      matt 	uint32_t mips3_tlb_pg_mask;
    270        1.94      matt #endif
    271        1.98      matt };
    272        1.98      matt extern struct mips_options mips_options;
    273        1.58    simonb 
    274        1.58    simonb #define	CPU_MIPS_R4K_MMU		0x0001
    275        1.58    simonb #define	CPU_MIPS_NO_LLSC		0x0002
    276        1.58    simonb #define	CPU_MIPS_CAUSE_IV		0x0004
    277        1.58    simonb #define	CPU_MIPS_HAVE_SPECIAL_CCA	0x0008	/* Defaults to '3' if not set. */
    278        1.58    simonb #define	CPU_MIPS_CACHED_CCA_MASK	0x0070
    279        1.58    simonb #define	CPU_MIPS_CACHED_CCA_SHIFT	 4
    280        1.62    simonb #define	CPU_MIPS_DOUBLE_COUNT		0x0080	/* 1 cp0 count == 2 clock cycles */
    281        1.63    simonb #define	CPU_MIPS_USE_WAIT		0x0100	/* Use "wait"-based cpu_idle() */
    282        1.63    simonb #define	CPU_MIPS_NO_WAIT		0x0200	/* Inverse of previous, for mips32/64 */
    283        1.69    simonb #define	CPU_MIPS_D_CACHE_COHERENT	0x0400	/* D-cache is fully coherent */
    284        1.69    simonb #define	CPU_MIPS_I_D_CACHE_COHERENT	0x0800	/* I-cache funcs don't need to flush the D-cache */
    285        1.94      matt #define	CPU_MIPS_NO_LLADDR		0x1000
    286        1.94      matt #define	CPU_MIPS_HAVE_MxCR		0x2000	/* have mfcr, mtcr insns */
    287       1.104      matt #define	CPU_MIPS_LOONGSON2		0x4000
    288        1.58    simonb #define	MIPS_NOT_SUPP			0x8000
    289       1.105      matt #define	CPU_MIPS_HAVE_DSP		0x10000
    290        1.60    simonb 
    291        1.78        ad #endif	/* !_LOCORE */
    292        1.78        ad 
    293        1.99      matt #if ((MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS32R2 + MIPS64 + MIPS64R2) == 1) || defined(_LOCORE)
    294        1.78        ad 
    295        1.78        ad #if defined(MIPS1)
    296        1.78        ad 
    297        1.58    simonb # define CPUISMIPS3		0
    298        1.58    simonb # define CPUIS64BITS		0
    299        1.58    simonb # define CPUISMIPS32		0
    300        1.99      matt # define CPUISMIPS32R2		0
    301        1.58    simonb # define CPUISMIPS64		0
    302        1.99      matt # define CPUISMIPS64R2		0
    303        1.58    simonb # define CPUISMIPSNN		0
    304        1.58    simonb # define MIPS_HAS_R4K_MMU	0
    305        1.58    simonb # define MIPS_HAS_CLOCK		0
    306        1.58    simonb # define MIPS_HAS_LLSC		0
    307        1.94      matt # define MIPS_HAS_LLADDR	0
    308       1.105      matt # define MIPS_HAS_DSP		0
    309  1.106.12.1       tls # define MIPS_HAS_LMMI		0
    310        1.58    simonb 
    311        1.78        ad #elif defined(MIPS3) || defined(MIPS4)
    312        1.78        ad 
    313        1.58    simonb # define CPUISMIPS3		1
    314        1.58    simonb # define CPUIS64BITS		1
    315        1.58    simonb # define CPUISMIPS32		0
    316        1.99      matt # define CPUISMIPS32R2		0
    317        1.58    simonb # define CPUISMIPS64		0
    318        1.99      matt # define CPUISMIPS64R2		0
    319        1.58    simonb # define CPUISMIPSNN		0
    320        1.58    simonb # define MIPS_HAS_R4K_MMU	1
    321        1.58    simonb # define MIPS_HAS_CLOCK		1
    322        1.78        ad # if defined(_LOCORE)
    323        1.98      matt #  if !defined(MIPS3_4100)
    324        1.78        ad #   define MIPS_HAS_LLSC	1
    325        1.78        ad #  else
    326        1.78        ad #   define MIPS_HAS_LLSC	0
    327        1.78        ad #  endif
    328        1.78        ad # else	/* _LOCORE */
    329        1.98      matt #  define MIPS_HAS_LLSC		(mips_options.mips_has_llsc)
    330        1.78        ad # endif	/* _LOCORE */
    331        1.98      matt # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    332       1.105      matt # define MIPS_HAS_DSP		0
    333  1.106.12.1       tls # if defined(MIPS3_LOONGSON2)
    334  1.106.12.1       tls #  define MIPS_HAS_LMMI		((mips_options.mips_cpu_flags & CPU_MIPS_LOONGSON2) != 0)
    335  1.106.12.1       tls # else
    336  1.106.12.1       tls #  define MIPS_HAS_LMMI		0
    337  1.106.12.1       tls # endif
    338        1.78        ad #elif defined(MIPS32)
    339        1.58    simonb 
    340        1.58    simonb # define CPUISMIPS3		1
    341        1.58    simonb # define CPUIS64BITS		0
    342        1.58    simonb # define CPUISMIPS32		1
    343        1.99      matt # define CPUISMIPS32R2		0
    344        1.99      matt # define CPUISMIPS64		0
    345        1.99      matt # define CPUISMIPS64R2		0
    346        1.99      matt # define CPUISMIPSNN		1
    347        1.99      matt # define MIPS_HAS_R4K_MMU	1
    348        1.99      matt # define MIPS_HAS_CLOCK		1
    349        1.99      matt # define MIPS_HAS_LLSC		1
    350        1.99      matt # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    351       1.105      matt # define MIPS_HAS_DSP		0
    352  1.106.12.1       tls # define MIPS_HAS_LMMI		0
    353        1.99      matt 
    354        1.99      matt #elif defined(MIPS32R2)
    355        1.99      matt 
    356        1.99      matt # define CPUISMIPS3		1
    357        1.99      matt # define CPUIS64BITS		0
    358        1.99      matt # define CPUISMIPS32		0
    359        1.99      matt # define CPUISMIPS32R2		1
    360        1.58    simonb # define CPUISMIPS64		0
    361        1.99      matt # define CPUISMIPS64R2		0
    362        1.58    simonb # define CPUISMIPSNN		1
    363        1.58    simonb # define MIPS_HAS_R4K_MMU	1
    364        1.58    simonb # define MIPS_HAS_CLOCK		1
    365        1.58    simonb # define MIPS_HAS_LLSC		1
    366        1.98      matt # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    367       1.105      matt # define MIPS_HAS_DSP		(mips_options.mips_cpu_flags & CPU_MIPS_HAVE_DSP)
    368  1.106.12.1       tls # define MIPS_HAS_LMMI		0
    369        1.58    simonb 
    370        1.80     oster #elif defined(MIPS64)
    371        1.78        ad 
    372        1.58    simonb # define CPUISMIPS3		1
    373        1.58    simonb # define CPUIS64BITS		1
    374        1.58    simonb # define CPUISMIPS32		0
    375        1.99      matt # define CPUISMIPS32R2		0
    376        1.58    simonb # define CPUISMIPS64		1
    377        1.99      matt # define CPUISMIPS64R2		0
    378        1.99      matt # define CPUISMIPSNN		1
    379        1.99      matt # define MIPS_HAS_R4K_MMU	1
    380        1.99      matt # define MIPS_HAS_CLOCK		1
    381        1.99      matt # define MIPS_HAS_LLSC		1
    382        1.99      matt # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    383       1.105      matt # define MIPS_HAS_DSP		0
    384  1.106.12.1       tls # define MIPS_HAS_LMMI		0
    385        1.99      matt 
    386        1.99      matt #elif defined(MIPS64R2)
    387        1.99      matt 
    388        1.99      matt # define CPUISMIPS3		1
    389        1.99      matt # define CPUIS64BITS		1
    390        1.99      matt # define CPUISMIPS32		0
    391        1.99      matt # define CPUISMIPS32R2		0
    392        1.99      matt # define CPUISMIPS64		0
    393        1.99      matt # define CPUISMIPS64R2		1
    394        1.58    simonb # define CPUISMIPSNN		1
    395        1.58    simonb # define MIPS_HAS_R4K_MMU	1
    396        1.58    simonb # define MIPS_HAS_CLOCK		1
    397        1.58    simonb # define MIPS_HAS_LLSC		1
    398        1.98      matt # define MIPS_HAS_LLADDR	((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    399       1.105      matt # define MIPS_HAS_DSP		(mips_options.mips_cpu_flags & CPU_MIPS_HAVE_DSP)
    400  1.106.12.1       tls # define MIPS_HAS_LMMI		0
    401        1.78        ad 
    402        1.78        ad #endif
    403        1.21  jonathan 
    404        1.58    simonb #else /* run-time test */
    405        1.21  jonathan 
    406        1.78        ad #ifndef	_LOCORE
    407        1.78        ad 
    408        1.98      matt #define	MIPS_HAS_R4K_MMU	(mips_options.mips_has_r4k_mmu)
    409        1.98      matt #define	MIPS_HAS_LLSC		(mips_options.mips_has_llsc)
    410        1.98      matt #define	MIPS_HAS_LLADDR		((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
    411       1.105      matt # define MIPS_HAS_DSP		(mips_options.mips_cpu_flags & CPU_MIPS_HAVE_DSP)
    412        1.45       cgd 
    413        1.45       cgd /* This test is ... rather bogus */
    414        1.98      matt #define	CPUISMIPS3	((mips_options.mips_cpu_arch & \
    415        1.58    simonb 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
    416        1.58    simonb 
    417        1.58    simonb /* And these aren't much better while the previous test exists as is... */
    418        1.98      matt #define	CPUISMIPS4	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS4) != 0)
    419        1.98      matt #define	CPUISMIPS5	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS5) != 0)
    420        1.98      matt #define	CPUISMIPS32	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS32) != 0)
    421        1.99      matt #define	CPUISMIPS32R2	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS32R2) != 0)
    422        1.98      matt #define	CPUISMIPS64	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS64) != 0)
    423        1.99      matt #define	CPUISMIPS64R2	((mips_options.mips_cpu_arch & CPU_ARCH_MIPS64R2) != 0)
    424        1.99      matt #define	CPUISMIPSNN	((mips_options.mips_cpu_arch & (CPU_ARCH_MIPS32 | CPU_ARCH_MIPS32R2 | CPU_ARCH_MIPS64 | CPU_ARCH_MIPS64R2)) != 0)
    425        1.98      matt #define	CPUIS64BITS	((mips_options.mips_cpu_arch & \
    426        1.99      matt 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS64 | CPU_ARCH_MIPS64R2)) != 0)
    427        1.58    simonb 
    428        1.98      matt #define	MIPS_HAS_CLOCK	(mips_options.mips_cpu_arch >= CPU_ARCH_MIPS3)
    429        1.78        ad 
    430        1.78        ad #else	/* !_LOCORE */
    431        1.78        ad 
    432        1.78        ad #define	MIPS_HAS_LLSC	0
    433        1.78        ad 
    434        1.78        ad #endif	/* !_LOCORE */
    435        1.78        ad 
    436        1.21  jonathan #endif /* run-time test */
    437        1.21  jonathan 
    438        1.78        ad #ifndef	_LOCORE
    439        1.58    simonb 
    440        1.21  jonathan /*
    441         1.1   deraadt  * definitions of cpu-dependent requirements
    442         1.1   deraadt  * referenced in generic code
    443         1.1   deraadt  */
    444        1.42     jeffs 
    445        1.98      matt /*
    446        1.98      matt  * Send an inter-processor interupt to each other CPU (excludes curcpu())
    447        1.98      matt  */
    448        1.98      matt void cpu_broadcast_ipi(int);
    449        1.98      matt 
    450        1.98      matt /*
    451        1.98      matt  * Send an inter-processor interupt to CPUs in cpuset (excludes curcpu())
    452        1.98      matt  */
    453        1.98      matt void cpu_multicast_ipi(__cpuset_t, int);
    454        1.98      matt 
    455        1.98      matt /*
    456        1.98      matt  * Send an inter-processor interupt to another CPU.
    457        1.98      matt  */
    458        1.98      matt int cpu_send_ipi(struct cpu_info *, int);
    459        1.98      matt 
    460        1.98      matt /*
    461        1.98      matt  * cpu_intr(ppl, pc, status);  (most state needed by clockframe)
    462        1.98      matt  */
    463        1.98      matt void cpu_intr(int, vaddr_t, uint32_t);
    464         1.1   deraadt 
    465         1.1   deraadt /*
    466         1.1   deraadt  * Arguments to hardclock and gatherstats encapsulate the previous
    467         1.1   deraadt  * machine state in an opaque clockframe.
    468         1.1   deraadt  */
    469         1.5     glass struct clockframe {
    470        1.98      matt 	vaddr_t		pc;	/* program counter at time of interrupt */
    471        1.94      matt 	uint32_t	sr;	/* status register at time of interrupt */
    472        1.98      matt 	bool		intr;	/* interrupted a interrupt */
    473         1.5     glass };
    474         1.1   deraadt 
    475        1.14  jonathan /*
    476        1.79        ad  * A port must provde CLKF_USERMODE() for use in machine-independent code.
    477        1.79        ad  * These differ on r4000 and r3000 systems; provide them in the
    478        1.79        ad  * port-dependent file that includes this one, using the macros below.
    479        1.14  jonathan  */
    480        1.14  jonathan 
    481        1.21  jonathan /* mips1 versions */
    482        1.22  jonathan #define	MIPS1_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KU_PREV)
    483        1.14  jonathan 
    484        1.21  jonathan /* mips3 versions */
    485        1.22  jonathan #define	MIPS3_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KSU_USER)
    486        1.56       uch 
    487         1.1   deraadt #define	CLKF_PC(framep)		((framep)->pc)
    488        1.98      matt #define	CLKF_INTR(framep)	((framep)->intr)
    489        1.18  jonathan 
    490        1.58    simonb #if defined(MIPS3_PLUS) && !defined(MIPS1)		/* XXX bogus! */
    491        1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS3_CLKF_USERMODE(framep)
    492        1.21  jonathan #endif
    493        1.21  jonathan 
    494        1.58    simonb #if !defined(MIPS3_PLUS) && defined(MIPS1)		/* XXX bogus! */
    495        1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS1_CLKF_USERMODE(framep)
    496        1.21  jonathan #endif
    497        1.21  jonathan 
    498        1.58    simonb #if defined(MIPS3_PLUS) && defined(MIPS1)		/* XXX bogus! */
    499        1.21  jonathan #define CLKF_USERMODE(framep) \
    500        1.21  jonathan     ((CPUISMIPS3) ? MIPS3_CLKF_USERMODE(framep):  MIPS1_CLKF_USERMODE(framep))
    501        1.18  jonathan #endif
    502        1.18  jonathan 
    503        1.47   thorpej /*
    504        1.98      matt  * Misc prototypes and variable declarations.
    505        1.47   thorpej  */
    506        1.98      matt #define	LWP_PC(l)	cpu_lwp_pc(l)
    507        1.98      matt 
    508        1.98      matt struct proc;
    509        1.98      matt struct lwp;
    510        1.98      matt struct pcb;
    511        1.98      matt struct reg;
    512         1.1   deraadt 
    513         1.1   deraadt /*
    514         1.1   deraadt  * Preempt the current process if in interrupt from user mode,
    515         1.1   deraadt  * or after the current trap/syscall if in system mode.
    516         1.1   deraadt  */
    517        1.82      yamt void	cpu_need_resched(struct cpu_info *, int);
    518        1.98      matt /*
    519        1.98      matt  * Notify the current lwp (l) that it has a signal pending,
    520        1.98      matt  * process as soon as possible.
    521        1.98      matt  */
    522        1.98      matt void	cpu_signotify(struct lwp *);
    523         1.1   deraadt 
    524         1.1   deraadt /*
    525         1.1   deraadt  * Give a profiling tick to the current process when the user profiling
    526        1.13  jonathan  * buffer pages are invalid.  On the MIPS, request an ast to send us
    527         1.1   deraadt  * through trap, marking the proc as needing a profiling tick.
    528         1.1   deraadt  */
    529        1.98      matt void	cpu_need_proftick(struct lwp *);
    530        1.98      matt void	cpu_set_curpri(int);
    531         1.1   deraadt 
    532        1.98      matt extern int mips_poolpage_vmfreelist;	/* freelist to allocate poolpages */
    533         1.1   deraadt 
    534        1.98      matt struct cpu_info *
    535        1.98      matt 	cpu_info_alloc(struct pmap_tlb_info *, cpuid_t, cpuid_t, cpuid_t,
    536        1.98      matt 	    cpuid_t);
    537        1.98      matt void	cpu_attach_common(device_t, struct cpu_info *);
    538        1.98      matt void	cpu_startup_common(void);
    539        1.98      matt #ifdef _LP64
    540        1.98      matt void	cpu_vmspace_exec(struct lwp *, vaddr_t, vaddr_t);
    541        1.98      matt #endif
    542         1.1   deraadt 
    543        1.98      matt #ifdef MULTIPROCESSOR
    544        1.98      matt void	cpu_hatch(struct cpu_info *ci);
    545        1.98      matt void	cpu_trampoline(void);
    546        1.98      matt void	cpu_boot_secondary_processors(void);
    547        1.98      matt void	cpu_halt(void);
    548        1.98      matt void	cpu_halt_others(void);
    549        1.98      matt void	cpu_pause(struct reg *);
    550        1.98      matt void	cpu_pause_others(void);
    551        1.98      matt void	cpu_resume(int);
    552        1.98      matt void	cpu_resume_others(void);
    553        1.98      matt int	cpu_is_paused(int);
    554        1.98      matt void	cpu_debug_dump(void);
    555        1.98      matt 
    556        1.98      matt extern volatile __cpuset_t cpus_running;
    557        1.98      matt extern volatile __cpuset_t cpus_hatched;
    558        1.98      matt extern volatile __cpuset_t cpus_paused;
    559        1.98      matt extern volatile __cpuset_t cpus_resumed;
    560        1.98      matt extern volatile __cpuset_t cpus_halted;
    561        1.98      matt #endif
    562        1.25  jonathan 
    563        1.94      matt /* copy.S */
    564       1.103      matt int32_t kfetch_32(volatile uint32_t *, uint32_t);
    565        1.94      matt int8_t	ufetch_int8(void *);
    566        1.94      matt int16_t	ufetch_int16(void *);
    567        1.94      matt int32_t ufetch_int32(void *);
    568        1.94      matt uint8_t	ufetch_uint8(void *);
    569        1.94      matt uint16_t ufetch_uint16(void *);
    570        1.94      matt uint32_t ufetch_uint32(void *);
    571        1.94      matt int8_t	ufetch_int8_intrsafe(void *);
    572        1.94      matt int16_t	ufetch_int16_intrsafe(void *);
    573        1.94      matt int32_t ufetch_int32_intrsafe(void *);
    574        1.94      matt uint8_t	ufetch_uint8_intrsafe(void *);
    575        1.94      matt uint16_t ufetch_uint16_intrsafe(void *);
    576        1.94      matt uint32_t ufetch_uint32_intrsafe(void *);
    577        1.94      matt #ifdef _LP64
    578        1.94      matt int64_t ufetch_int64(void *);
    579        1.94      matt uint64_t ufetch_uint64(void *);
    580        1.94      matt int64_t ufetch_int64_intrsafe(void *);
    581        1.94      matt uint64_t ufetch_uint64_intrsafe(void *);
    582        1.94      matt #endif
    583        1.94      matt char	ufetch_char(void *);
    584        1.94      matt short	ufetch_short(void *);
    585        1.94      matt int	ufetch_int(void *);
    586        1.94      matt long	ufetch_long(void *);
    587        1.94      matt char	ufetch_char_intrsafe(void *);
    588        1.94      matt short	ufetch_short_intrsafe(void *);
    589        1.94      matt int	ufetch_int_intrsafe(void *);
    590        1.94      matt long	ufetch_long_intrsafe(void *);
    591        1.94      matt 
    592        1.94      matt u_char	ufetch_uchar(void *);
    593        1.94      matt u_short	ufetch_ushort(void *);
    594        1.94      matt u_int	ufetch_uint(void *);
    595        1.94      matt u_long	ufetch_ulong(void *);
    596        1.94      matt u_char	ufetch_uchar_intrsafe(void *);
    597        1.94      matt u_short	ufetch_ushort_intrsafe(void *);
    598        1.94      matt u_int	ufetch_uint_intrsafe(void *);
    599        1.94      matt u_long	ufetch_ulong_intrsafe(void *);
    600        1.94      matt void 	*ufetch_ptr(void *);
    601        1.94      matt 
    602        1.94      matt int	ustore_int8(void *, int8_t);
    603        1.94      matt int	ustore_int16(void *, int16_t);
    604        1.94      matt int	ustore_int32(void *, int32_t);
    605        1.94      matt int	ustore_uint8(void *, uint8_t);
    606        1.94      matt int	ustore_uint16(void *, uint16_t);
    607        1.94      matt int	ustore_uint32(void *, uint32_t);
    608        1.94      matt int	ustore_int8_intrsafe(void *, int8_t);
    609        1.94      matt int	ustore_int16_intrsafe(void *, int16_t);
    610        1.94      matt int	ustore_int32_intrsafe(void *, int32_t);
    611        1.94      matt int	ustore_uint8_intrsafe(void *, uint8_t);
    612        1.94      matt int	ustore_uint16_intrsafe(void *, uint16_t);
    613        1.94      matt int	ustore_uint32_intrsafe(void *, uint32_t);
    614        1.94      matt #ifdef _LP64
    615        1.94      matt int	ustore_int64(void *, int64_t);
    616        1.94      matt int	ustore_uint64(void *, uint64_t);
    617        1.94      matt int	ustore_int64_intrsafe(void *, int64_t);
    618        1.94      matt int	ustore_uint64_intrsafe(void *, uint64_t);
    619        1.94      matt #endif
    620        1.94      matt int	ustore_char(void *, char);
    621        1.94      matt int	ustore_char_intrsafe(void *, char);
    622        1.94      matt int	ustore_short(void *, short);
    623        1.94      matt int	ustore_short_intrsafe(void *, short);
    624        1.94      matt int	ustore_int(void *, int);
    625        1.94      matt int	ustore_int_intrsafe(void *, int);
    626        1.94      matt int	ustore_long(void *, long);
    627        1.94      matt int	ustore_long_intrsafe(void *, long);
    628        1.94      matt int	ustore_uchar(void *, u_char);
    629        1.94      matt int	ustore_uchar_intrsafe(void *, u_char);
    630        1.94      matt int	ustore_ushort(void *, u_short);
    631        1.94      matt int	ustore_ushort_intrsafe(void *, u_short);
    632        1.94      matt int	ustore_uint(void *, u_int);
    633        1.94      matt int	ustore_uint_intrsafe(void *, u_int);
    634        1.94      matt int	ustore_ulong(void *, u_long);
    635        1.94      matt int	ustore_ulong_intrsafe(void *, u_long);
    636        1.94      matt int 	ustore_ptr(void *, void *);
    637        1.94      matt int	ustore_ptr_intrsafe(void *, void *);
    638        1.94      matt 
    639        1.94      matt int	ustore_uint32_isync(void *, uint32_t);
    640        1.94      matt 
    641        1.28    castor /* trap.c */
    642        1.58    simonb void	netintr(void);
    643        1.58    simonb int	kdbpeek(vaddr_t);
    644        1.23   thorpej 
    645       1.105      matt /* mips_dsp.c */
    646       1.105      matt void	dsp_init(void);
    647       1.105      matt void	dsp_discard(void);
    648       1.105      matt void	dsp_load(void);
    649       1.105      matt void	dsp_save(void);
    650       1.105      matt bool	dsp_used_p(void);
    651       1.105      matt extern const pcu_ops_t mips_dsp_ops;
    652       1.105      matt 
    653        1.98      matt /* mips_fpu.c */
    654        1.98      matt void	fpu_init(void);
    655        1.98      matt void	fpu_discard(void);
    656        1.98      matt void	fpu_load(void);
    657        1.98      matt void	fpu_save(void);
    658       1.102     rmind bool	fpu_used_p(void);
    659       1.105      matt extern const pcu_ops_t mips_fpu_ops;
    660        1.98      matt 
    661        1.28    castor /* mips_machdep.c */
    662        1.58    simonb void	dumpsys(void);
    663        1.93     rmind int	savectx(struct pcb *);
    664        1.98      matt void	cpu_identify(device_t);
    665        1.13  jonathan 
    666        1.61    simonb /* locore*.S */
    667        1.58    simonb int	badaddr(void *, size_t);
    668        1.61    simonb int	badaddr64(uint64_t, size_t);
    669        1.25  jonathan 
    670        1.98      matt /* vm_machdep.c */
    671        1.98      matt void *	cpu_uarea_alloc(bool);
    672        1.98      matt bool	cpu_uarea_free(void *);
    673        1.98      matt void	cpu_proc_fork(struct proc *, struct proc *);
    674        1.98      matt vaddr_t	cpu_lwp_pc(struct lwp *);
    675        1.98      matt int	ioaccess(vaddr_t, paddr_t, vsize_t);
    676        1.98      matt int	iounaccess(vaddr_t, vsize_t);
    677        1.27   thorpej 
    678        1.33    simonb #endif /* ! _LOCORE */
    679        1.28    castor #endif /* _KERNEL */
    680         1.1   deraadt #endif /* _CPU_H_ */
    681