Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.27
      1  1.27   thorpej /*	$NetBSD: cpu.h,v 1.27 1998/11/11 06:41:27 thorpej Exp $	*/
      2   1.8       cgd 
      3   1.1   deraadt /*-
      4   1.5     glass  * Copyright (c) 1992, 1993
      5   1.5     glass  *	The Regents of the University of California.  All rights reserved.
      6   1.1   deraadt  *
      7   1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8   1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9   1.1   deraadt  *
     10   1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11   1.1   deraadt  * modification, are permitted provided that the following conditions
     12   1.1   deraadt  * are met:
     13   1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14   1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15   1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17   1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18   1.1   deraadt  * 3. All advertising materials mentioning features or use of this software
     19   1.1   deraadt  *    must display the following acknowledgement:
     20   1.1   deraadt  *	This product includes software developed by the University of
     21   1.1   deraadt  *	California, Berkeley and its contributors.
     22   1.1   deraadt  * 4. Neither the name of the University nor the names of its contributors
     23   1.1   deraadt  *    may be used to endorse or promote products derived from this software
     24   1.1   deraadt  *    without specific prior written permission.
     25   1.1   deraadt  *
     26   1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     27   1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     28   1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     29   1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     30   1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     31   1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     32   1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     33   1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     34   1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     35   1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     36   1.1   deraadt  * SUCH DAMAGE.
     37   1.1   deraadt  *
     38   1.8       cgd  *	@(#)cpu.h	8.4 (Berkeley) 1/4/94
     39   1.1   deraadt  */
     40   1.1   deraadt 
     41   1.1   deraadt #ifndef _CPU_H_
     42   1.1   deraadt #define _CPU_H_
     43   1.1   deraadt 
     44   1.1   deraadt /*
     45  1.13  jonathan  * Exported definitions unique to NetBSD/mips cpu support.
     46   1.1   deraadt  */
     47   1.1   deraadt 
     48   1.1   deraadt /*
     49  1.21  jonathan  * Macros to find the CPU architecture we're on at run-time,
     50  1.21  jonathan  * or if possible, at compile-time.
     51  1.21  jonathan  */
     52  1.21  jonathan 
     53  1.21  jonathan #if (MIPS1 + MIPS3) == 1
     54  1.21  jonathan #ifdef MIPS1
     55  1.21  jonathan # define CPUISMIPS3	0
     56  1.21  jonathan #endif /* mips1 */
     57  1.21  jonathan 
     58  1.21  jonathan #ifdef MIPS3
     59  1.21  jonathan #  define CPUISMIPS3	 1
     60  1.21  jonathan #endif /* mips1 */
     61  1.21  jonathan 
     62  1.21  jonathan #else /* run-time test */
     63  1.21  jonathan extern int cpu_arch;
     64  1.21  jonathan #define CPUISMIPS3	(cpu_arch == 3)
     65  1.21  jonathan #endif /* run-time test */
     66  1.21  jonathan 
     67  1.21  jonathan /*
     68   1.1   deraadt  * definitions of cpu-dependent requirements
     69   1.1   deraadt  * referenced in generic code
     70   1.1   deraadt  */
     71  1.11       cgd #define	cpu_wait(p)			/* nothing */
     72  1.11       cgd #define	cpu_swapout(p)			panic("cpu_swapout: can't get here");
     73   1.1   deraadt 
     74   1.1   deraadt /*
     75   1.1   deraadt  * Arguments to hardclock and gatherstats encapsulate the previous
     76   1.1   deraadt  * machine state in an opaque clockframe.
     77   1.1   deraadt  */
     78   1.5     glass struct clockframe {
     79   1.1   deraadt 	int	pc;	/* program counter at time of interrupt */
     80   1.1   deraadt 	int	sr;	/* status register at time of interrupt */
     81   1.5     glass };
     82   1.1   deraadt 
     83  1.14  jonathan /*
     84  1.14  jonathan  * A port must provde CLKF_USERMODE() and CLKF_BASEPRI() for use
     85  1.14  jonathan  * in machine-independent code. These differ on r4000 and r3000 systems;
     86  1.14  jonathan  * provide them in the port-dependent file that includes this one, using
     87  1.14  jonathan  * the macros below.
     88  1.14  jonathan  */
     89  1.14  jonathan 
     90  1.21  jonathan /* mips1 versions */
     91  1.22  jonathan #define	MIPS1_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KU_PREV)
     92  1.21  jonathan #define	MIPS1_CLKF_BASEPRI(framep)	\
     93  1.22  jonathan 	((~(framep)->sr & (MIPS_INT_MASK | MIPS_SR_INT_ENA_PREV)) == 0)
     94  1.14  jonathan 
     95  1.21  jonathan /* mips3 versions */
     96  1.22  jonathan #define	MIPS3_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KSU_USER)
     97  1.21  jonathan #define	MIPS3_CLKF_BASEPRI(framep)	\
     98  1.22  jonathan 	((~(framep)->sr & (MIPS_INT_MASK | MIPS_SR_INT_ENAB)) == 0)
     99  1.14  jonathan 
    100   1.1   deraadt #define	CLKF_PC(framep)		((framep)->pc)
    101   1.1   deraadt #define	CLKF_INTR(framep)	(0)
    102  1.18  jonathan 
    103  1.21  jonathan #if defined(MIPS3) && !defined(MIPS1)
    104  1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS3_CLKF_USERMODE(framep)
    105  1.21  jonathan #define	CLKF_BASEPRI(framep)	MIPS3_CLKF_BASEPRI(framep)
    106  1.21  jonathan #endif
    107  1.21  jonathan 
    108  1.21  jonathan #if !defined(MIPS3) && defined(MIPS1)
    109  1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS1_CLKF_USERMODE(framep)
    110  1.21  jonathan #define	CLKF_BASEPRI(framep)	MIPS1_CLKF_BASEPRI(framep)
    111  1.21  jonathan #endif
    112  1.21  jonathan 
    113  1.21  jonathan 
    114  1.21  jonathan #if defined(MIPS3) && defined(MIPS1)
    115  1.21  jonathan #define CLKF_USERMODE(framep) \
    116  1.21  jonathan     ((CPUISMIPS3) ? MIPS3_CLKF_USERMODE(framep):  MIPS1_CLKF_USERMODE(framep))
    117  1.21  jonathan #define CLKF_BASEPRI(framep) \
    118  1.21  jonathan     ((CPUISMIPS3) ? MIPS3_CLKF_BASEPRI(framep):  MIPS1_CLKF_BASEPRI(framep))
    119  1.18  jonathan #endif
    120  1.18  jonathan 
    121   1.1   deraadt 
    122  1.21  jonathan 
    123   1.1   deraadt /*
    124   1.1   deraadt  * Preempt the current process if in interrupt from user mode,
    125   1.1   deraadt  * or after the current trap/syscall if in system mode.
    126   1.1   deraadt  */
    127   1.1   deraadt #define	need_resched()	{ want_resched = 1; aston(); }
    128   1.1   deraadt 
    129   1.1   deraadt /*
    130   1.1   deraadt  * Give a profiling tick to the current process when the user profiling
    131  1.13  jonathan  * buffer pages are invalid.  On the MIPS, request an ast to send us
    132   1.1   deraadt  * through trap, marking the proc as needing a profiling tick.
    133   1.1   deraadt  */
    134   1.5     glass #define	need_proftick(p)	{ (p)->p_flag |= P_OWEUPC; aston(); }
    135   1.1   deraadt 
    136   1.1   deraadt /*
    137   1.1   deraadt  * Notify the current process (p) that it has a signal pending,
    138   1.1   deraadt  * process as soon as possible.
    139   1.1   deraadt  */
    140   1.1   deraadt #define	signotify(p)	aston()
    141   1.1   deraadt 
    142   1.1   deraadt #define aston()		(astpending = 1)
    143   1.1   deraadt 
    144  1.25  jonathan extern int astpending;	/* need to trap before returning to user mode */
    145  1.25  jonathan extern int want_resched;	/* resched() was called */
    146  1.25  jonathan #ifdef MIPS3
    147  1.25  jonathan extern u_int	mips_L2CacheSize;
    148  1.25  jonathan extern int	mips_L2CacheIsSnooping; /* L2 cache snoops uncached writes ? */
    149  1.25  jonathan extern int	mips_L2CacheMixed;
    150  1.25  jonathan 
    151  1.25  jonathan #ifdef MIPS3_INTERNAL_TIMER_INTERRUPT
    152  1.25  jonathan extern u_int32_t mips3_intr_cycle_count;
    153  1.25  jonathan extern u_int32_t mips3_timer_delta;
    154  1.25  jonathan #endif
    155  1.25  jonathan #endif
    156   1.5     glass 
    157   1.5     glass /*
    158   1.5     glass  * CTL_MACHDEP definitions.
    159   1.5     glass  */
    160   1.5     glass #define	CPU_CONSDEV		1	/* dev_t: console terminal device */
    161   1.5     glass #define	CPU_MAXID		2	/* number of valid machdep ids */
    162   1.5     glass 
    163   1.5     glass #define CTL_MACHDEP_NAMES { \
    164   1.5     glass 	{ 0, 0 }, \
    165   1.5     glass 	{ "console_device", CTLTYPE_STRUCT }, \
    166   1.5     glass }
    167   1.1   deraadt 
    168  1.23   thorpej /*
    169  1.23   thorpej  * Misc prototypes.
    170  1.23   thorpej  */
    171  1.25  jonathan 
    172  1.23   thorpej struct user;
    173  1.26  jonathan struct proc;
    174  1.23   thorpej 
    175  1.24   thorpej caddr_t	allocsys __P((caddr_t));
    176  1.23   thorpej void	dumpsys __P((void));
    177  1.23   thorpej int	savectx __P((struct user *));
    178  1.24   thorpej void	mips_init_msgbuf __P((void));
    179  1.24   thorpej void	mips_init_proc0 __P((caddr_t));
    180  1.13  jonathan 
    181  1.25  jonathan /* locore.S */
    182  1.25  jonathan extern void savefpregs __P((struct proc *));
    183  1.25  jonathan 
    184  1.25  jonathan /* mips_machdep.c */
    185  1.25  jonathan extern void cpu_identify __P((void));
    186  1.25  jonathan extern void mips_vector_init __P((void));
    187  1.27   thorpej 
    188  1.27   thorpej /* trap.c */
    189  1.27   thorpej extern void child_return __P((void *));
    190  1.25  jonathan 
    191   1.1   deraadt /*
    192   1.1   deraadt  * MIPS CPU types (cp_imp).
    193   1.1   deraadt  */
    194  1.13  jonathan #define	MIPS_R2000	0x01	/* MIPS R2000 CPU		ISA I   */
    195  1.13  jonathan #define	MIPS_R3000	0x02	/* MIPS R3000 CPU		ISA I   */
    196  1.13  jonathan #define	MIPS_R6000	0x03	/* MIPS R6000 CPU		ISA II	*/
    197  1.13  jonathan #define	MIPS_R4000	0x04	/* MIPS R4000/4400 CPU		ISA III	*/
    198  1.13  jonathan #define MIPS_R3LSI	0x05	/* LSI Logic R3000 derivate	ISA I	*/
    199  1.13  jonathan #define	MIPS_R6000A	0x06	/* MIPS R6000A CPU		ISA II	*/
    200  1.13  jonathan #define	MIPS_R3IDT	0x07	/* IDT R3000 derivate		ISA I	*/
    201  1.13  jonathan #define	MIPS_R10000	0x09	/* MIPS R10000/T5 CPU		ISA IV  */
    202  1.13  jonathan #define	MIPS_R4200	0x0a	/* MIPS R4200 CPU (ICE)		ISA III */
    203  1.25  jonathan #define MIPS_R4300	0x0b	/* NEC VR4300 CPU		ISA III */
    204  1.13  jonathan #define MIPS_UNKC2	0x0c	/* unnanounced product cpu	ISA III */
    205  1.13  jonathan #define	MIPS_R8000	0x10	/* MIPS R8000 Blackbird/TFP	ISA IV  */
    206  1.13  jonathan #define	MIPS_R4600	0x20	/* QED R4600 Orion		ISA III */
    207  1.25  jonathan /* ID conflict */
    208  1.25  jonathan #define	MIPS_R4700	0x21	/* QED R4700 Orion		ISA III */
    209  1.25  jonathan #define	MIPS_R3SONY	MIPS_R4700 /* Sony R3000 CPU		ISA I CLASH */
    210  1.25  jonathan 
    211  1.13  jonathan #define	MIPS_R3TOSH	0x22	/* Toshiba R3000 based CPU	ISA I	*/
    212  1.25  jonathan /* ID conflict */
    213  1.25  jonathan #define	MIPS_R5000	0x23	/* MIPS R5000 based CPU		ISA IV  */
    214  1.25  jonathan #define	MIPS_R3NKK	MIPS_R5000 /* NKK R3000 based CPU	ISA I  CLASH */
    215  1.25  jonathan 
    216  1.25  jonathan #define	MIPS_RM5230	0x28	/* QED RM5230 based CPU		ISA IV  */
    217  1.13  jonathan 
    218   1.1   deraadt 
    219   1.1   deraadt /*
    220   1.1   deraadt  * MIPS FPU types
    221   1.1   deraadt  */
    222  1.13  jonathan #define	MIPS_SOFT	0x00	/* Software emulation		ISA I   */
    223  1.13  jonathan #define	MIPS_R2360	0x01	/* MIPS R2360 FPC		ISA I   */
    224  1.13  jonathan #define	MIPS_R2010	0x02	/* MIPS R2010 FPC		ISA I   */
    225  1.13  jonathan #define	MIPS_R3010	0x03	/* MIPS R3010 FPC		ISA I   */
    226  1.13  jonathan #define	MIPS_R6010	0x04	/* MIPS R6010 FPC		ISA II  */
    227  1.13  jonathan #define	MIPS_R4010	0x05	/* MIPS R4000/R4400 FPC		ISA II  */
    228  1.13  jonathan #define MIPS_R31LSI	0x06	/* LSI Logic derivate		ISA I	*/
    229  1.13  jonathan #define	MIPS_R10010	0x09	/* MIPS R10000/T5 FPU		ISA IV  */
    230  1.13  jonathan #define	MIPS_R4210	0x0a	/* MIPS R4200 FPC (ICE)		ISA III */
    231  1.13  jonathan #define MIPS_UNKF1	0x0b	/* unnanounced product cpu	ISA III */
    232  1.13  jonathan #define	MIPS_R8000	0x10	/* MIPS R8000 Blackbird/TFP	ISA IV  */
    233  1.13  jonathan #define	MIPS_R4600	0x20	/* QED R4600 Orion		ISA III */
    234  1.25  jonathan #define	MIPS_R3SONY	MIPS_R4700	/* Sony R3000 based FPU		ISA I   */
    235  1.13  jonathan #define	MIPS_R3TOSH	0x22	/* Toshiba R3000 based FPU	ISA I	*/
    236  1.25  jonathan /* ID conflict */
    237  1.25  jonathan #define	MIPS_R3NKK	MIPS_R5000 /* NKK R3000 based CPU	ISA I  CLASH */
    238  1.25  jonathan 
    239  1.25  jonathan #define	MIPS_R5010	0x23	/* MIPS R5000 based FPU		ISA IV  */
    240  1.25  jonathan #define	MIPS_RM5230	0x28	/* QED RM5230 based FPU		ISA IV  */
    241  1.25  jonathan 
    242  1.13  jonathan 
    243   1.1   deraadt /*
    244   1.1   deraadt  * Enable realtime clock (always enabled).
    245   1.1   deraadt  */
    246   1.1   deraadt #define	enablertclock()
    247   1.1   deraadt 
    248   1.1   deraadt #endif /* _CPU_H_ */
    249