cpu.h revision 1.62 1 1.62 simonb /* $NetBSD: cpu.h,v 1.62 2002/04/05 01:22:16 simonb Exp $ */
2 1.8 cgd
3 1.1 deraadt /*-
4 1.5 glass * Copyright (c) 1992, 1993
5 1.5 glass * The Regents of the University of California. All rights reserved.
6 1.1 deraadt *
7 1.1 deraadt * This code is derived from software contributed to Berkeley by
8 1.1 deraadt * Ralph Campbell and Rick Macklem.
9 1.1 deraadt *
10 1.1 deraadt * Redistribution and use in source and binary forms, with or without
11 1.1 deraadt * modification, are permitted provided that the following conditions
12 1.1 deraadt * are met:
13 1.1 deraadt * 1. Redistributions of source code must retain the above copyright
14 1.1 deraadt * notice, this list of conditions and the following disclaimer.
15 1.1 deraadt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 deraadt * notice, this list of conditions and the following disclaimer in the
17 1.1 deraadt * documentation and/or other materials provided with the distribution.
18 1.1 deraadt * 3. All advertising materials mentioning features or use of this software
19 1.1 deraadt * must display the following acknowledgement:
20 1.1 deraadt * This product includes software developed by the University of
21 1.1 deraadt * California, Berkeley and its contributors.
22 1.1 deraadt * 4. Neither the name of the University nor the names of its contributors
23 1.1 deraadt * may be used to endorse or promote products derived from this software
24 1.1 deraadt * without specific prior written permission.
25 1.1 deraadt *
26 1.1 deraadt * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 1.1 deraadt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 1.1 deraadt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 1.1 deraadt * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 1.1 deraadt * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 1.1 deraadt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 1.1 deraadt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 1.1 deraadt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 1.1 deraadt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 1.1 deraadt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 1.1 deraadt * SUCH DAMAGE.
37 1.1 deraadt *
38 1.8 cgd * @(#)cpu.h 8.4 (Berkeley) 1/4/94
39 1.1 deraadt */
40 1.1 deraadt
41 1.1 deraadt #ifndef _CPU_H_
42 1.1 deraadt #define _CPU_H_
43 1.1 deraadt
44 1.54 simonb #include <mips/cpuregs.h>
45 1.53 simonb
46 1.1 deraadt /*
47 1.13 jonathan * Exported definitions unique to NetBSD/mips cpu support.
48 1.1 deraadt */
49 1.36 soren
50 1.53 simonb #ifndef _LOCORE
51 1.55 simonb #include <sys/sched.h>
52 1.55 simonb
53 1.53 simonb #if defined(_KERNEL_OPT)
54 1.53 simonb #include "opt_lockdebug.h"
55 1.53 simonb #endif
56 1.53 simonb
57 1.53 simonb struct cpu_info {
58 1.53 simonb struct schedstate_percpu ci_schedstate; /* scheduler state */
59 1.58 simonb u_long ci_cpu_freq; /* CPU frequency */
60 1.58 simonb u_long ci_cycles_per_hz; /* CPU freq / hz */
61 1.58 simonb u_long ci_divisor_delay; /* for delay/DELAY */
62 1.59 simonb u_long ci_divisor_recip; /* scaled reciprocal of previous */
63 1.53 simonb #if defined(DIAGNOSTIC) || defined(LOCKDEBUG)
64 1.53 simonb u_long ci_spin_locks; /* # of spin locks held */
65 1.53 simonb u_long ci_simple_locks; /* # of simple locks held */
66 1.53 simonb #endif
67 1.53 simonb };
68 1.53 simonb #endif /* !defined(_LOCORE) */
69 1.53 simonb
70 1.36 soren /*
71 1.36 soren * CTL_MACHDEP definitions.
72 1.36 soren */
73 1.36 soren #define CPU_CONSDEV 1 /* dev_t: console terminal device */
74 1.36 soren #define CPU_BOOTED_KERNEL 2 /* string: booted kernel name */
75 1.36 soren #define CPU_ROOT_DEVICE 3 /* string: root device name */
76 1.43 jeffs
77 1.43 jeffs /*
78 1.51 wiz * Platform can override, but note this breaks userland compatibility
79 1.43 jeffs * with other mips platforms.
80 1.43 jeffs */
81 1.43 jeffs #ifndef CPU_MAXID
82 1.36 soren #define CPU_MAXID 4 /* number of valid machdep ids */
83 1.36 soren
84 1.36 soren #define CTL_MACHDEP_NAMES { \
85 1.36 soren { 0, 0 }, \
86 1.36 soren { "console_device", CTLTYPE_STRUCT }, \
87 1.36 soren { "booted_kernel", CTLTYPE_STRING }, \
88 1.36 soren { "root_device", CTLTYPE_STRING }, \
89 1.36 soren }
90 1.42 jeffs #endif
91 1.33 simonb
92 1.33 simonb #ifdef _KERNEL
93 1.33 simonb #ifndef _LOCORE
94 1.53 simonb extern struct cpu_info cpu_info_store;
95 1.53 simonb
96 1.53 simonb #define curcpu() (&cpu_info_store)
97 1.53 simonb #define cpu_number() (0)
98 1.58 simonb #endif /* !_LOCORE */
99 1.33 simonb
100 1.33 simonb /*
101 1.21 jonathan * Macros to find the CPU architecture we're on at run-time,
102 1.21 jonathan * or if possible, at compile-time.
103 1.21 jonathan */
104 1.21 jonathan
105 1.58 simonb #define CPU_ARCH_MIPSx 0 /* XXX unknown */
106 1.46 cgd #define CPU_ARCH_MIPS1 (1 << 0)
107 1.46 cgd #define CPU_ARCH_MIPS2 (1 << 1)
108 1.46 cgd #define CPU_ARCH_MIPS3 (1 << 2)
109 1.46 cgd #define CPU_ARCH_MIPS4 (1 << 3)
110 1.46 cgd #define CPU_ARCH_MIPS5 (1 << 4)
111 1.46 cgd #define CPU_ARCH_MIPS32 (1 << 5)
112 1.46 cgd #define CPU_ARCH_MIPS64 (1 << 6)
113 1.46 cgd
114 1.58 simonb #ifndef _LOCORE
115 1.58 simonb /* XXX simonb
116 1.58 simonb * Should the following be in a cpu_info type structure?
117 1.58 simonb * And how many of these are per-cpu vs. per-system? (Ie,
118 1.58 simonb * we can assume that all cpus have the same mmu-type, but
119 1.58 simonb * maybe not that all cpus run at the same clock speed.
120 1.58 simonb * Some SGI's apparently support R12k and R14k in the same
121 1.58 simonb * box.)
122 1.58 simonb */
123 1.58 simonb extern int cpu_arch;
124 1.58 simonb extern int mips_cpu_flags;
125 1.58 simonb extern int mips_has_r4k_mmu;
126 1.58 simonb extern int mips_has_llsc;
127 1.58 simonb extern int mips3_pg_cached;
128 1.58 simonb
129 1.58 simonb #define CPU_MIPS_R4K_MMU 0x0001
130 1.58 simonb #define CPU_MIPS_NO_LLSC 0x0002
131 1.58 simonb #define CPU_MIPS_CAUSE_IV 0x0004
132 1.58 simonb #define CPU_MIPS_HAVE_SPECIAL_CCA 0x0008 /* Defaults to '3' if not set. */
133 1.58 simonb #define CPU_MIPS_CACHED_CCA_MASK 0x0070
134 1.58 simonb #define CPU_MIPS_CACHED_CCA_SHIFT 4
135 1.62 simonb #define CPU_MIPS_DOUBLE_COUNT 0x0080 /* 1 cp0 count == 2 clock cycles */
136 1.58 simonb #define MIPS_NOT_SUPP 0x8000
137 1.60 simonb
138 1.60 simonb #ifdef _LKM
139 1.60 simonb /* Assume all CPU architectures are valid for LKM's */
140 1.60 simonb #define MIPS1 1
141 1.60 simonb #define MIPS3 1
142 1.60 simonb #define MIPS4 1
143 1.60 simonb #define MIPS32 1
144 1.60 simonb #define MIPS64 1
145 1.60 simonb #endif
146 1.58 simonb
147 1.58 simonb #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 0
148 1.58 simonb #error at least one of MIPS1, MIPS3, MIPS4, MIPS32 or MIPS64 must be specified
149 1.58 simonb #endif
150 1.58 simonb
151 1.58 simonb #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 1
152 1.21 jonathan #ifdef MIPS1
153 1.58 simonb # define CPUISMIPS3 0
154 1.58 simonb # define CPUIS64BITS 0
155 1.58 simonb # define CPUISMIPS32 0
156 1.58 simonb # define CPUISMIPS64 0
157 1.58 simonb # define CPUISMIPSNN 0
158 1.58 simonb # define MIPS_HAS_R4K_MMU 0
159 1.58 simonb # define MIPS_HAS_CLOCK 0
160 1.58 simonb # define MIPS_HAS_LLSC 0
161 1.58 simonb #endif /* MIPS1 */
162 1.58 simonb
163 1.58 simonb #if defined(MIPS3) || defined(MIPS4)
164 1.58 simonb # define CPUISMIPS3 1
165 1.58 simonb # define CPUIS64BITS 1
166 1.58 simonb # define CPUISMIPS32 0
167 1.58 simonb # define CPUISMIPS64 0
168 1.58 simonb # define CPUISMIPSNN 0
169 1.58 simonb # define MIPS_HAS_R4K_MMU 1
170 1.58 simonb # define MIPS_HAS_CLOCK 1
171 1.58 simonb # define MIPS_HAS_LLSC (mips_has_llsc)
172 1.58 simonb #endif /* MIPS3 || MIPS4 */
173 1.58 simonb
174 1.58 simonb #ifdef MIPS32
175 1.58 simonb # define CPUISMIPS3 1
176 1.58 simonb # define CPUIS64BITS 0
177 1.58 simonb # define CPUISMIPS32 1
178 1.58 simonb # define CPUISMIPS64 0
179 1.58 simonb # define CPUISMIPSNN 1
180 1.58 simonb # define MIPS_HAS_R4K_MMU 1
181 1.58 simonb # define MIPS_HAS_CLOCK 1
182 1.58 simonb # define MIPS_HAS_LLSC 1
183 1.58 simonb #endif /* MIPS32 */
184 1.58 simonb
185 1.58 simonb #ifdef MIPS64
186 1.58 simonb # define CPUISMIPS3 1
187 1.58 simonb # define CPUIS64BITS 1
188 1.58 simonb # define CPUISMIPS32 0
189 1.58 simonb # define CPUISMIPS64 1
190 1.58 simonb # define CPUISMIPSNN 1
191 1.58 simonb # define MIPS_HAS_R4K_MMU 1
192 1.58 simonb # define MIPS_HAS_CLOCK 1
193 1.58 simonb # define MIPS_HAS_LLSC 1
194 1.58 simonb #endif /* MIPS32 */
195 1.21 jonathan
196 1.58 simonb #else /* run-time test */
197 1.21 jonathan
198 1.58 simonb #define MIPS_HAS_R4K_MMU (mips_has_r4k_mmu)
199 1.58 simonb #define MIPS_HAS_LLSC (mips_has_llsc)
200 1.45 cgd
201 1.45 cgd /* This test is ... rather bogus */
202 1.58 simonb #define CPUISMIPS3 ((cpu_arch & \
203 1.58 simonb (CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
204 1.58 simonb
205 1.58 simonb /* And these aren't much better while the previous test exists as is... */
206 1.58 simonb #define CPUISMIPS32 ((cpu_arch & CPU_ARCH_MIPS32) != 0)
207 1.58 simonb #define CPUISMIPS64 ((cpu_arch & CPU_ARCH_MIPS64) != 0)
208 1.58 simonb #define CPUISMIPSNN ((cpu_arch & (CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
209 1.58 simonb #define CPUIS64BITS ((cpu_arch & \
210 1.58 simonb (CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS64)) != 0)
211 1.58 simonb
212 1.58 simonb #define MIPS_HAS_CLOCK (cpu_arch >= CPU_ARCH_MIPS3)
213 1.21 jonathan #endif /* run-time test */
214 1.21 jonathan
215 1.58 simonb /* Shortcut for MIPS3 or above defined */
216 1.58 simonb #if defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)
217 1.58 simonb #define MIPS3_PLUS 1
218 1.58 simonb #else
219 1.58 simonb #undef MIPS3_PLUS
220 1.58 simonb #endif
221 1.58 simonb
222 1.58 simonb
223 1.21 jonathan /*
224 1.1 deraadt * definitions of cpu-dependent requirements
225 1.1 deraadt * referenced in generic code
226 1.1 deraadt */
227 1.11 cgd #define cpu_wait(p) /* nothing */
228 1.11 cgd #define cpu_swapout(p) panic("cpu_swapout: can't get here");
229 1.42 jeffs
230 1.58 simonb void cpu_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
231 1.1 deraadt
232 1.1 deraadt /*
233 1.1 deraadt * Arguments to hardclock and gatherstats encapsulate the previous
234 1.1 deraadt * machine state in an opaque clockframe.
235 1.1 deraadt */
236 1.5 glass struct clockframe {
237 1.1 deraadt int pc; /* program counter at time of interrupt */
238 1.1 deraadt int sr; /* status register at time of interrupt */
239 1.56 uch int ppl; /* previous priority level at time of interrupt */
240 1.5 glass };
241 1.1 deraadt
242 1.14 jonathan /*
243 1.14 jonathan * A port must provde CLKF_USERMODE() and CLKF_BASEPRI() for use
244 1.14 jonathan * in machine-independent code. These differ on r4000 and r3000 systems;
245 1.14 jonathan * provide them in the port-dependent file that includes this one, using
246 1.14 jonathan * the macros below.
247 1.14 jonathan */
248 1.14 jonathan
249 1.21 jonathan /* mips1 versions */
250 1.22 jonathan #define MIPS1_CLKF_USERMODE(framep) ((framep)->sr & MIPS_SR_KU_PREV)
251 1.21 jonathan #define MIPS1_CLKF_BASEPRI(framep) \
252 1.22 jonathan ((~(framep)->sr & (MIPS_INT_MASK | MIPS_SR_INT_ENA_PREV)) == 0)
253 1.14 jonathan
254 1.21 jonathan /* mips3 versions */
255 1.22 jonathan #define MIPS3_CLKF_USERMODE(framep) ((framep)->sr & MIPS_SR_KSU_USER)
256 1.21 jonathan #define MIPS3_CLKF_BASEPRI(framep) \
257 1.34 soren ((~(framep)->sr & (MIPS_INT_MASK | MIPS_SR_INT_IE)) == 0)
258 1.14 jonathan
259 1.56 uch #ifdef IPL_ICU_MASK
260 1.56 uch #define ICU_CLKF_BASEPRI(framep) ((framep)->ppl == 0)
261 1.56 uch #endif
262 1.56 uch
263 1.1 deraadt #define CLKF_PC(framep) ((framep)->pc)
264 1.1 deraadt #define CLKF_INTR(framep) (0)
265 1.18 jonathan
266 1.58 simonb #if defined(MIPS3_PLUS) && !defined(MIPS1) /* XXX bogus! */
267 1.21 jonathan #define CLKF_USERMODE(framep) MIPS3_CLKF_USERMODE(framep)
268 1.21 jonathan #define CLKF_BASEPRI(framep) MIPS3_CLKF_BASEPRI(framep)
269 1.21 jonathan #endif
270 1.21 jonathan
271 1.58 simonb #if !defined(MIPS3_PLUS) && defined(MIPS1) /* XXX bogus! */
272 1.21 jonathan #define CLKF_USERMODE(framep) MIPS1_CLKF_USERMODE(framep)
273 1.21 jonathan #define CLKF_BASEPRI(framep) MIPS1_CLKF_BASEPRI(framep)
274 1.56 uch #endif
275 1.56 uch
276 1.56 uch #ifdef IPL_ICU_MASK
277 1.56 uch #undef CLKF_BASEPRI
278 1.56 uch #define CLKF_BASEPRI(framep) ICU_CLKF_BASEPRI(framep)
279 1.21 jonathan #endif
280 1.21 jonathan
281 1.58 simonb #if defined(MIPS3_PLUS) && defined(MIPS1) /* XXX bogus! */
282 1.21 jonathan #define CLKF_USERMODE(framep) \
283 1.21 jonathan ((CPUISMIPS3) ? MIPS3_CLKF_USERMODE(framep): MIPS1_CLKF_USERMODE(framep))
284 1.21 jonathan #define CLKF_BASEPRI(framep) \
285 1.21 jonathan ((CPUISMIPS3) ? MIPS3_CLKF_BASEPRI(framep): MIPS1_CLKF_BASEPRI(framep))
286 1.18 jonathan #endif
287 1.18 jonathan
288 1.47 thorpej /*
289 1.47 thorpej * This is used during profiling to integrate system time. It can safely
290 1.47 thorpej * assume that the process is resident.
291 1.47 thorpej */
292 1.48 thorpej #define PROC_PC(p) \
293 1.48 thorpej (((struct frame *)(p)->p_md.md_regs)->f_regs[37]) /* XXX PC */
294 1.1 deraadt
295 1.1 deraadt /*
296 1.1 deraadt * Preempt the current process if in interrupt from user mode,
297 1.1 deraadt * or after the current trap/syscall if in system mode.
298 1.1 deraadt */
299 1.50 thorpej #define need_resched(ci) \
300 1.50 thorpej do { \
301 1.50 thorpej want_resched = 1; \
302 1.50 thorpej if (curproc != NULL) \
303 1.50 thorpej aston(curproc); \
304 1.50 thorpej } while (/*CONSTCOND*/0)
305 1.1 deraadt
306 1.1 deraadt /*
307 1.1 deraadt * Give a profiling tick to the current process when the user profiling
308 1.13 jonathan * buffer pages are invalid. On the MIPS, request an ast to send us
309 1.1 deraadt * through trap, marking the proc as needing a profiling tick.
310 1.1 deraadt */
311 1.50 thorpej #define need_proftick(p) \
312 1.50 thorpej do { \
313 1.50 thorpej (p)->p_flag |= P_OWEUPC; \
314 1.50 thorpej aston(p); \
315 1.50 thorpej } while (/*CONSTCOND*/0)
316 1.1 deraadt
317 1.1 deraadt /*
318 1.1 deraadt * Notify the current process (p) that it has a signal pending,
319 1.1 deraadt * process as soon as possible.
320 1.1 deraadt */
321 1.50 thorpej #define signotify(p) aston(p)
322 1.1 deraadt
323 1.50 thorpej #define aston(p) ((p)->p_md.md_astpending = 1)
324 1.1 deraadt
325 1.49 thorpej extern int want_resched; /* resched() was called */
326 1.28 castor
327 1.23 thorpej /*
328 1.37 simonb * Misc prototypes and variable declarations.
329 1.23 thorpej */
330 1.28 castor struct proc;
331 1.28 castor struct user;
332 1.37 simonb
333 1.37 simonb extern struct proc *fpcurproc;
334 1.25 jonathan
335 1.28 castor /* trap.c */
336 1.58 simonb void netintr(void);
337 1.58 simonb int kdbpeek(vaddr_t);
338 1.23 thorpej
339 1.28 castor /* mips_machdep.c */
340 1.58 simonb void dumpsys(void);
341 1.58 simonb int savectx(struct user *);
342 1.58 simonb void mips_init_msgbuf(void);
343 1.58 simonb void savefpregs(struct proc *);
344 1.58 simonb void loadfpregs(struct proc *);
345 1.13 jonathan
346 1.61 simonb /* locore*.S */
347 1.58 simonb int badaddr(void *, size_t);
348 1.61 simonb int badaddr64(uint64_t, size_t);
349 1.25 jonathan
350 1.25 jonathan /* mips_machdep.c */
351 1.58 simonb void cpu_identify(void);
352 1.58 simonb void mips_vector_init(void);
353 1.27 thorpej
354 1.33 simonb #endif /* ! _LOCORE */
355 1.28 castor #endif /* _KERNEL */
356 1.1 deraadt #endif /* _CPU_H_ */
357