Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.76.12.1
      1  1.76.12.1      tron /*	$NetBSD: cpu.h,v 1.76.12.1 2006/03/28 09:47:17 tron Exp $	*/
      2        1.8       cgd 
      3        1.1   deraadt /*-
      4        1.5     glass  * Copyright (c) 1992, 1993
      5        1.5     glass  *	The Regents of the University of California.  All rights reserved.
      6        1.1   deraadt  *
      7        1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8        1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9        1.1   deraadt  *
     10        1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11        1.1   deraadt  * modification, are permitted provided that the following conditions
     12        1.1   deraadt  * are met:
     13        1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14        1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15        1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16        1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17        1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18       1.71       agc  * 3. Neither the name of the University nor the names of its contributors
     19        1.1   deraadt  *    may be used to endorse or promote products derived from this software
     20        1.1   deraadt  *    without specific prior written permission.
     21        1.1   deraadt  *
     22        1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23        1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24        1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25        1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26        1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27        1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28        1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29        1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30        1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31        1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32        1.1   deraadt  * SUCH DAMAGE.
     33        1.1   deraadt  *
     34        1.8       cgd  *	@(#)cpu.h	8.4 (Berkeley) 1/4/94
     35        1.1   deraadt  */
     36        1.1   deraadt 
     37        1.1   deraadt #ifndef _CPU_H_
     38        1.1   deraadt #define _CPU_H_
     39        1.1   deraadt 
     40       1.54    simonb #include <mips/cpuregs.h>
     41       1.53    simonb 
     42        1.1   deraadt /*
     43       1.13  jonathan  * Exported definitions unique to NetBSD/mips cpu support.
     44        1.1   deraadt  */
     45       1.36     soren 
     46       1.68    simonb #ifdef _KERNEL
     47       1.53    simonb #ifndef _LOCORE
     48       1.73      yamt #include <sys/cpu_data.h>
     49       1.55    simonb 
     50       1.53    simonb #if defined(_KERNEL_OPT)
     51       1.53    simonb #include "opt_lockdebug.h"
     52       1.53    simonb #endif
     53       1.53    simonb 
     54       1.53    simonb struct cpu_info {
     55       1.73      yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
     56       1.58    simonb 	u_long ci_cpu_freq;		/* CPU frequency */
     57       1.58    simonb 	u_long ci_cycles_per_hz;	/* CPU freq / hz */
     58       1.58    simonb 	u_long ci_divisor_delay;	/* for delay/DELAY */
     59       1.64    simonb 	u_long ci_divisor_recip;	/* scaled reciprocal of previous;
     60       1.64    simonb 					   see below */
     61       1.53    simonb };
     62       1.68    simonb 
     63       1.64    simonb /*
     64       1.64    simonb  * To implement a more accurate microtime using the CP0 COUNT register
     65       1.64    simonb  * we need to divide that register by the number of cycles per MHz.
     66       1.64    simonb  * But...
     67       1.64    simonb  *
     68       1.64    simonb  * DIV and DIVU are expensive on MIPS (eg 75 clocks on the R4000).  MULT
     69       1.64    simonb  * and MULTU are only 12 clocks on the same CPU.
     70       1.64    simonb  *
     71       1.64    simonb  * The strategy we use is to calculate the reciprical of cycles per MHz,
     72       1.64    simonb  * scaled by 1<<32.  Then we can simply issue a MULTU and pluck of the
     73       1.64    simonb  * HI register and have the results of the division.
     74       1.64    simonb  */
     75       1.64    simonb #define	MIPS_SET_CI_RECIPRICAL(cpu)					\
     76       1.64    simonb do {									\
     77       1.64    simonb 	KASSERT((cpu)->ci_divisor_delay != 0);				\
     78       1.64    simonb 	(cpu)->ci_divisor_recip = 0x100000000ULL / (cpu)->ci_divisor_delay; \
     79       1.64    simonb } while (0)
     80       1.64    simonb 
     81       1.64    simonb #define	MIPS_COUNT_TO_MHZ(cpu, count, res)				\
     82       1.76     perry 	__asm volatile("multu %1,%2 ; mfhi %0"				\
     83       1.64    simonb 	    : "=r"((res)) : "r"((count)), "r"((cpu)->ci_divisor_recip))
     84       1.68    simonb 
     85       1.68    simonb #endif /* !_LOCORE */
     86       1.68    simonb #endif /* _KERNEL */
     87       1.53    simonb 
     88       1.36     soren /*
     89       1.36     soren  * CTL_MACHDEP definitions.
     90       1.36     soren  */
     91       1.36     soren #define CPU_CONSDEV		1	/* dev_t: console terminal device */
     92       1.36     soren #define CPU_BOOTED_KERNEL	2	/* string: booted kernel name */
     93       1.36     soren #define CPU_ROOT_DEVICE		3	/* string: root device name */
     94       1.66  gmcgarry #define CPU_LLSC		4	/* OS/CPU supports LL/SC instruction */
     95       1.43     jeffs 
     96       1.43     jeffs /*
     97       1.51       wiz  * Platform can override, but note this breaks userland compatibility
     98       1.43     jeffs  * with other mips platforms.
     99       1.43     jeffs  */
    100       1.43     jeffs #ifndef CPU_MAXID
    101       1.67      shin #define CPU_MAXID		5	/* number of valid machdep ids */
    102       1.36     soren 
    103       1.36     soren #define CTL_MACHDEP_NAMES { \
    104       1.36     soren 	{ 0, 0 }, \
    105       1.36     soren 	{ "console_device", CTLTYPE_STRUCT }, \
    106       1.36     soren 	{ "booted_kernel", CTLTYPE_STRING }, \
    107       1.36     soren 	{ "root_device", CTLTYPE_STRING }, \
    108       1.66  gmcgarry 	{ "llsc", CTLTYPE_INT }, \
    109       1.36     soren }
    110       1.42     jeffs #endif
    111       1.33    simonb 
    112       1.33    simonb #ifdef _KERNEL
    113  1.76.12.1      tron #ifdef _LKM
    114  1.76.12.1      tron /* Assume all CPU architectures are valid for LKM's */
    115  1.76.12.1      tron #define	MIPS1	1
    116  1.76.12.1      tron #define	MIPS3	1
    117  1.76.12.1      tron #define	MIPS4	1
    118  1.76.12.1      tron #define	MIPS32	1
    119  1.76.12.1      tron #define	MIPS64	1
    120  1.76.12.1      tron #endif
    121       1.53    simonb 
    122  1.76.12.1      tron #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 0
    123  1.76.12.1      tron #error at least one of MIPS1, MIPS3, MIPS4, MIPS32 or MIPS64 must be specified
    124  1.76.12.1      tron #endif
    125  1.76.12.1      tron 
    126  1.76.12.1      tron /* Shortcut for MIPS3 or above defined */
    127  1.76.12.1      tron #if defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)
    128  1.76.12.1      tron #define	MIPS3_PLUS	1
    129  1.76.12.1      tron #else
    130  1.76.12.1      tron #undef MIPS3_PLUS
    131  1.76.12.1      tron #endif
    132       1.33    simonb 
    133       1.33    simonb /*
    134       1.21  jonathan  * Macros to find the CPU architecture we're on at run-time,
    135       1.21  jonathan  * or if possible, at compile-time.
    136       1.21  jonathan  */
    137       1.21  jonathan 
    138       1.58    simonb #define	CPU_ARCH_MIPSx	0		/* XXX unknown */
    139       1.46       cgd #define	CPU_ARCH_MIPS1	(1 << 0)
    140       1.46       cgd #define	CPU_ARCH_MIPS2	(1 << 1)
    141       1.46       cgd #define	CPU_ARCH_MIPS3	(1 << 2)
    142       1.46       cgd #define	CPU_ARCH_MIPS4	(1 << 3)
    143       1.46       cgd #define	CPU_ARCH_MIPS5	(1 << 4)
    144       1.46       cgd #define	CPU_ARCH_MIPS32	(1 << 5)
    145       1.46       cgd #define	CPU_ARCH_MIPS64	(1 << 6)
    146       1.46       cgd 
    147       1.58    simonb #ifndef _LOCORE
    148  1.76.12.1      tron extern struct cpu_info cpu_info_store;
    149  1.76.12.1      tron 
    150  1.76.12.1      tron #define	curcpu()	(&cpu_info_store)
    151  1.76.12.1      tron #define	cpu_number()	(0)
    152  1.76.12.1      tron #define	cpu_proc_fork(p1, p2)
    153  1.76.12.1      tron 
    154       1.58    simonb /* XXX simonb
    155       1.58    simonb  * Should the following be in a cpu_info type structure?
    156       1.58    simonb  * And how many of these are per-cpu vs. per-system?  (Ie,
    157       1.58    simonb  * we can assume that all cpus have the same mmu-type, but
    158       1.58    simonb  * maybe not that all cpus run at the same clock speed.
    159       1.58    simonb  * Some SGI's apparently support R12k and R14k in the same
    160       1.58    simonb  * box.)
    161       1.58    simonb  */
    162       1.58    simonb extern int cpu_arch;
    163       1.58    simonb extern int mips_cpu_flags;
    164       1.58    simonb extern int mips_has_r4k_mmu;
    165       1.58    simonb extern int mips_has_llsc;
    166       1.58    simonb extern int mips3_pg_cached;
    167       1.74   tsutsui extern u_int mips3_pg_shift;
    168       1.58    simonb 
    169       1.58    simonb #define	CPU_MIPS_R4K_MMU		0x0001
    170       1.58    simonb #define	CPU_MIPS_NO_LLSC		0x0002
    171       1.58    simonb #define	CPU_MIPS_CAUSE_IV		0x0004
    172       1.58    simonb #define	CPU_MIPS_HAVE_SPECIAL_CCA	0x0008	/* Defaults to '3' if not set. */
    173       1.58    simonb #define	CPU_MIPS_CACHED_CCA_MASK	0x0070
    174       1.58    simonb #define	CPU_MIPS_CACHED_CCA_SHIFT	 4
    175       1.62    simonb #define	CPU_MIPS_DOUBLE_COUNT		0x0080	/* 1 cp0 count == 2 clock cycles */
    176       1.63    simonb #define	CPU_MIPS_USE_WAIT		0x0100	/* Use "wait"-based cpu_idle() */
    177       1.63    simonb #define	CPU_MIPS_NO_WAIT		0x0200	/* Inverse of previous, for mips32/64 */
    178       1.69    simonb #define	CPU_MIPS_D_CACHE_COHERENT	0x0400	/* D-cache is fully coherent */
    179       1.69    simonb #define	CPU_MIPS_I_D_CACHE_COHERENT	0x0800	/* I-cache funcs don't need to flush the D-cache */
    180       1.58    simonb #define	MIPS_NOT_SUPP			0x8000
    181       1.60    simonb 
    182       1.58    simonb #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 1
    183       1.21  jonathan #ifdef MIPS1
    184       1.58    simonb # define CPUISMIPS3		0
    185       1.58    simonb # define CPUIS64BITS		0
    186       1.58    simonb # define CPUISMIPS32		0
    187       1.58    simonb # define CPUISMIPS64		0
    188       1.58    simonb # define CPUISMIPSNN		0
    189       1.58    simonb # define MIPS_HAS_R4K_MMU	0
    190       1.58    simonb # define MIPS_HAS_CLOCK		0
    191       1.58    simonb # define MIPS_HAS_LLSC		0
    192       1.58    simonb #endif /* MIPS1 */
    193       1.58    simonb 
    194       1.58    simonb #if defined(MIPS3) || defined(MIPS4)
    195       1.58    simonb # define CPUISMIPS3		1
    196       1.58    simonb # define CPUIS64BITS		1
    197       1.58    simonb # define CPUISMIPS32		0
    198       1.58    simonb # define CPUISMIPS64		0
    199       1.58    simonb # define CPUISMIPSNN		0
    200       1.58    simonb # define MIPS_HAS_R4K_MMU	1
    201       1.58    simonb # define MIPS_HAS_CLOCK		1
    202       1.58    simonb # define MIPS_HAS_LLSC		(mips_has_llsc)
    203       1.58    simonb #endif /* MIPS3 || MIPS4 */
    204       1.58    simonb 
    205       1.58    simonb #ifdef MIPS32
    206       1.58    simonb # define CPUISMIPS3		1
    207       1.58    simonb # define CPUIS64BITS		0
    208       1.58    simonb # define CPUISMIPS32		1
    209       1.58    simonb # define CPUISMIPS64		0
    210       1.58    simonb # define CPUISMIPSNN		1
    211       1.58    simonb # define MIPS_HAS_R4K_MMU	1
    212       1.58    simonb # define MIPS_HAS_CLOCK		1
    213       1.58    simonb # define MIPS_HAS_LLSC		1
    214       1.58    simonb #endif /* MIPS32 */
    215       1.58    simonb 
    216       1.58    simonb #ifdef MIPS64
    217       1.58    simonb # define CPUISMIPS3		1
    218       1.58    simonb # define CPUIS64BITS		1
    219       1.58    simonb # define CPUISMIPS32		0
    220       1.58    simonb # define CPUISMIPS64		1
    221       1.58    simonb # define CPUISMIPSNN		1
    222       1.58    simonb # define MIPS_HAS_R4K_MMU	1
    223       1.58    simonb # define MIPS_HAS_CLOCK		1
    224       1.58    simonb # define MIPS_HAS_LLSC		1
    225       1.65      manu #endif /* MIPS64 */
    226       1.21  jonathan 
    227       1.58    simonb #else /* run-time test */
    228       1.21  jonathan 
    229       1.58    simonb #define	MIPS_HAS_R4K_MMU	(mips_has_r4k_mmu)
    230       1.58    simonb #define	MIPS_HAS_LLSC		(mips_has_llsc)
    231       1.45       cgd 
    232       1.45       cgd /* This test is ... rather bogus */
    233       1.58    simonb #define	CPUISMIPS3	((cpu_arch & \
    234       1.58    simonb 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
    235       1.58    simonb 
    236       1.58    simonb /* And these aren't much better while the previous test exists as is... */
    237       1.58    simonb #define	CPUISMIPS32	((cpu_arch & CPU_ARCH_MIPS32) != 0)
    238       1.58    simonb #define	CPUISMIPS64	((cpu_arch & CPU_ARCH_MIPS64) != 0)
    239       1.58    simonb #define	CPUISMIPSNN	((cpu_arch & (CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
    240       1.58    simonb #define	CPUIS64BITS	((cpu_arch & \
    241       1.58    simonb 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS64)) != 0)
    242       1.58    simonb 
    243       1.58    simonb #define	MIPS_HAS_CLOCK	(cpu_arch >= CPU_ARCH_MIPS3)
    244       1.21  jonathan #endif /* run-time test */
    245       1.21  jonathan 
    246       1.58    simonb 
    247       1.21  jonathan /*
    248        1.1   deraadt  * definitions of cpu-dependent requirements
    249        1.1   deraadt  * referenced in generic code
    250        1.1   deraadt  */
    251       1.11       cgd #define	cpu_swapout(p)			panic("cpu_swapout: can't get here");
    252       1.42     jeffs 
    253       1.58    simonb void cpu_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
    254        1.1   deraadt 
    255        1.1   deraadt /*
    256        1.1   deraadt  * Arguments to hardclock and gatherstats encapsulate the previous
    257        1.1   deraadt  * machine state in an opaque clockframe.
    258        1.1   deraadt  */
    259        1.5     glass struct clockframe {
    260        1.1   deraadt 	int	pc;	/* program counter at time of interrupt */
    261        1.1   deraadt 	int	sr;	/* status register at time of interrupt */
    262       1.56       uch 	int	ppl;	/* previous priority level at time of interrupt */
    263        1.5     glass };
    264        1.1   deraadt 
    265       1.14  jonathan /*
    266       1.14  jonathan  * A port must provde CLKF_USERMODE() and CLKF_BASEPRI() for use
    267       1.14  jonathan  * in machine-independent code. These differ on r4000 and r3000 systems;
    268       1.14  jonathan  * provide them in the port-dependent file that includes this one, using
    269       1.14  jonathan  * the macros below.
    270       1.14  jonathan  */
    271       1.14  jonathan 
    272       1.21  jonathan /* mips1 versions */
    273       1.22  jonathan #define	MIPS1_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KU_PREV)
    274       1.21  jonathan #define	MIPS1_CLKF_BASEPRI(framep)	\
    275       1.22  jonathan 	((~(framep)->sr & (MIPS_INT_MASK | MIPS_SR_INT_ENA_PREV)) == 0)
    276       1.14  jonathan 
    277       1.21  jonathan /* mips3 versions */
    278       1.22  jonathan #define	MIPS3_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KSU_USER)
    279       1.21  jonathan #define	MIPS3_CLKF_BASEPRI(framep)	\
    280       1.34     soren 	((~(framep)->sr & (MIPS_INT_MASK | MIPS_SR_INT_IE)) == 0)
    281       1.14  jonathan 
    282       1.56       uch #ifdef IPL_ICU_MASK
    283       1.56       uch #define ICU_CLKF_BASEPRI(framep)	((framep)->ppl == 0)
    284       1.56       uch #endif
    285       1.56       uch 
    286        1.1   deraadt #define	CLKF_PC(framep)		((framep)->pc)
    287        1.1   deraadt #define	CLKF_INTR(framep)	(0)
    288       1.18  jonathan 
    289       1.58    simonb #if defined(MIPS3_PLUS) && !defined(MIPS1)		/* XXX bogus! */
    290       1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS3_CLKF_USERMODE(framep)
    291       1.21  jonathan #define	CLKF_BASEPRI(framep)	MIPS3_CLKF_BASEPRI(framep)
    292       1.21  jonathan #endif
    293       1.21  jonathan 
    294       1.58    simonb #if !defined(MIPS3_PLUS) && defined(MIPS1)		/* XXX bogus! */
    295       1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS1_CLKF_USERMODE(framep)
    296       1.21  jonathan #define	CLKF_BASEPRI(framep)	MIPS1_CLKF_BASEPRI(framep)
    297       1.56       uch #endif
    298       1.56       uch 
    299       1.56       uch #ifdef IPL_ICU_MASK
    300       1.56       uch #undef CLKF_BASEPRI
    301       1.56       uch #define CLKF_BASEPRI(framep)	ICU_CLKF_BASEPRI(framep)
    302       1.21  jonathan #endif
    303       1.21  jonathan 
    304       1.58    simonb #if defined(MIPS3_PLUS) && defined(MIPS1)		/* XXX bogus! */
    305       1.21  jonathan #define CLKF_USERMODE(framep) \
    306       1.21  jonathan     ((CPUISMIPS3) ? MIPS3_CLKF_USERMODE(framep):  MIPS1_CLKF_USERMODE(framep))
    307       1.21  jonathan #define CLKF_BASEPRI(framep) \
    308       1.21  jonathan     ((CPUISMIPS3) ? MIPS3_CLKF_BASEPRI(framep):  MIPS1_CLKF_BASEPRI(framep))
    309       1.18  jonathan #endif
    310       1.18  jonathan 
    311       1.47   thorpej /*
    312       1.47   thorpej  * This is used during profiling to integrate system time.  It can safely
    313       1.47   thorpej  * assume that the process is resident.
    314       1.47   thorpej  */
    315       1.48   thorpej #define	PROC_PC(p)							\
    316       1.48   thorpej 	(((struct frame *)(p)->p_md.md_regs)->f_regs[37])	/* XXX PC */
    317        1.1   deraadt 
    318        1.1   deraadt /*
    319        1.1   deraadt  * Preempt the current process if in interrupt from user mode,
    320        1.1   deraadt  * or after the current trap/syscall if in system mode.
    321        1.1   deraadt  */
    322       1.50   thorpej #define	need_resched(ci)						\
    323       1.50   thorpej do {									\
    324       1.50   thorpej 	want_resched = 1;						\
    325       1.50   thorpej 	if (curproc != NULL)						\
    326       1.50   thorpej 		aston(curproc);						\
    327       1.50   thorpej } while (/*CONSTCOND*/0)
    328        1.1   deraadt 
    329        1.1   deraadt /*
    330        1.1   deraadt  * Give a profiling tick to the current process when the user profiling
    331       1.13  jonathan  * buffer pages are invalid.  On the MIPS, request an ast to send us
    332        1.1   deraadt  * through trap, marking the proc as needing a profiling tick.
    333        1.1   deraadt  */
    334       1.50   thorpej #define	need_proftick(p)						\
    335       1.50   thorpej do {									\
    336       1.50   thorpej 	(p)->p_flag |= P_OWEUPC;					\
    337       1.50   thorpej 	aston(p);							\
    338       1.50   thorpej } while (/*CONSTCOND*/0)
    339        1.1   deraadt 
    340        1.1   deraadt /*
    341        1.1   deraadt  * Notify the current process (p) that it has a signal pending,
    342        1.1   deraadt  * process as soon as possible.
    343        1.1   deraadt  */
    344       1.50   thorpej #define	signotify(p)	aston(p)
    345        1.1   deraadt 
    346       1.50   thorpej #define aston(p)	((p)->p_md.md_astpending = 1)
    347        1.1   deraadt 
    348       1.49   thorpej extern int want_resched;		/* resched() was called */
    349       1.28    castor 
    350       1.23   thorpej /*
    351       1.37    simonb  * Misc prototypes and variable declarations.
    352       1.23   thorpej  */
    353       1.70   thorpej struct lwp;
    354       1.28    castor struct user;
    355       1.37    simonb 
    356       1.70   thorpej extern struct lwp *fpcurlwp;	/* the current FPU owner */
    357       1.68    simonb extern struct pcb *curpcb;	/* the current running pcb */
    358       1.68    simonb extern struct segtab *segbase;	/* current segtab base */
    359       1.25  jonathan 
    360       1.28    castor /* trap.c */
    361       1.58    simonb void	netintr(void);
    362       1.58    simonb int	kdbpeek(vaddr_t);
    363       1.23   thorpej 
    364       1.28    castor /* mips_machdep.c */
    365       1.58    simonb void	dumpsys(void);
    366       1.58    simonb int	savectx(struct user *);
    367       1.58    simonb void	mips_init_msgbuf(void);
    368       1.70   thorpej void	savefpregs(struct lwp *);
    369       1.70   thorpej void	loadfpregs(struct lwp *);
    370       1.13  jonathan 
    371       1.61    simonb /* locore*.S */
    372       1.58    simonb int	badaddr(void *, size_t);
    373       1.61    simonb int	badaddr64(uint64_t, size_t);
    374       1.25  jonathan 
    375       1.25  jonathan /* mips_machdep.c */
    376       1.58    simonb void	cpu_identify(void);
    377       1.58    simonb void	mips_vector_init(void);
    378       1.27   thorpej 
    379       1.33    simonb #endif /* ! _LOCORE */
    380       1.28    castor #endif /* _KERNEL */
    381        1.1   deraadt #endif /* _CPU_H_ */
    382