Home | History | Annotate | Line # | Download | only in include
cpu.h revision 1.80.2.2
      1  1.80.2.2        ad /*	$NetBSD: cpu.h,v 1.80.2.2 2007/03/21 21:21:41 ad Exp $	*/
      2       1.8       cgd 
      3       1.1   deraadt /*-
      4       1.5     glass  * Copyright (c) 1992, 1993
      5       1.5     glass  *	The Regents of the University of California.  All rights reserved.
      6       1.1   deraadt  *
      7       1.1   deraadt  * This code is derived from software contributed to Berkeley by
      8       1.1   deraadt  * Ralph Campbell and Rick Macklem.
      9       1.1   deraadt  *
     10       1.1   deraadt  * Redistribution and use in source and binary forms, with or without
     11       1.1   deraadt  * modification, are permitted provided that the following conditions
     12       1.1   deraadt  * are met:
     13       1.1   deraadt  * 1. Redistributions of source code must retain the above copyright
     14       1.1   deraadt  *    notice, this list of conditions and the following disclaimer.
     15       1.1   deraadt  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.1   deraadt  *    notice, this list of conditions and the following disclaimer in the
     17       1.1   deraadt  *    documentation and/or other materials provided with the distribution.
     18      1.71       agc  * 3. Neither the name of the University nor the names of its contributors
     19       1.1   deraadt  *    may be used to endorse or promote products derived from this software
     20       1.1   deraadt  *    without specific prior written permission.
     21       1.1   deraadt  *
     22       1.1   deraadt  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     23       1.1   deraadt  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24       1.1   deraadt  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25       1.1   deraadt  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     26       1.1   deraadt  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     27       1.1   deraadt  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     28       1.1   deraadt  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     29       1.1   deraadt  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     30       1.1   deraadt  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     31       1.1   deraadt  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     32       1.1   deraadt  * SUCH DAMAGE.
     33       1.1   deraadt  *
     34       1.8       cgd  *	@(#)cpu.h	8.4 (Berkeley) 1/4/94
     35       1.1   deraadt  */
     36       1.1   deraadt 
     37       1.1   deraadt #ifndef _CPU_H_
     38       1.1   deraadt #define _CPU_H_
     39       1.1   deraadt 
     40      1.54    simonb #include <mips/cpuregs.h>
     41      1.53    simonb 
     42       1.1   deraadt /*
     43      1.13  jonathan  * Exported definitions unique to NetBSD/mips cpu support.
     44       1.1   deraadt  */
     45      1.36     soren 
     46      1.68    simonb #ifdef _KERNEL
     47      1.53    simonb #ifndef _LOCORE
     48      1.73      yamt #include <sys/cpu_data.h>
     49      1.55    simonb 
     50      1.53    simonb #if defined(_KERNEL_OPT)
     51      1.53    simonb #include "opt_lockdebug.h"
     52      1.53    simonb #endif
     53      1.53    simonb 
     54      1.53    simonb struct cpu_info {
     55      1.73      yamt 	struct cpu_data ci_data;	/* MI per-cpu data */
     56      1.58    simonb 	u_long ci_cpu_freq;		/* CPU frequency */
     57      1.58    simonb 	u_long ci_cycles_per_hz;	/* CPU freq / hz */
     58      1.58    simonb 	u_long ci_divisor_delay;	/* for delay/DELAY */
     59      1.64    simonb 	u_long ci_divisor_recip;	/* scaled reciprocal of previous;
     60      1.64    simonb 					   see below */
     61      1.78        ad 	int ci_mtx_count;		/* negative count of held mutexes */
     62      1.78        ad 	int ci_mtx_oldspl;		/* saved SPL value */
     63      1.53    simonb };
     64      1.68    simonb 
     65      1.64    simonb /*
     66      1.64    simonb  * To implement a more accurate microtime using the CP0 COUNT register
     67      1.64    simonb  * we need to divide that register by the number of cycles per MHz.
     68      1.64    simonb  * But...
     69      1.64    simonb  *
     70      1.64    simonb  * DIV and DIVU are expensive on MIPS (eg 75 clocks on the R4000).  MULT
     71      1.64    simonb  * and MULTU are only 12 clocks on the same CPU.
     72      1.64    simonb  *
     73      1.64    simonb  * The strategy we use is to calculate the reciprical of cycles per MHz,
     74      1.64    simonb  * scaled by 1<<32.  Then we can simply issue a MULTU and pluck of the
     75      1.64    simonb  * HI register and have the results of the division.
     76      1.64    simonb  */
     77      1.64    simonb #define	MIPS_SET_CI_RECIPRICAL(cpu)					\
     78      1.64    simonb do {									\
     79      1.64    simonb 	KASSERT((cpu)->ci_divisor_delay != 0);				\
     80      1.64    simonb 	(cpu)->ci_divisor_recip = 0x100000000ULL / (cpu)->ci_divisor_delay; \
     81      1.64    simonb } while (0)
     82      1.64    simonb 
     83      1.64    simonb #define	MIPS_COUNT_TO_MHZ(cpu, count, res)				\
     84      1.76     perry 	__asm volatile("multu %1,%2 ; mfhi %0"				\
     85      1.64    simonb 	    : "=r"((res)) : "r"((count)), "r"((cpu)->ci_divisor_recip))
     86      1.68    simonb 
     87      1.68    simonb #endif /* !_LOCORE */
     88      1.68    simonb #endif /* _KERNEL */
     89      1.53    simonb 
     90      1.36     soren /*
     91      1.36     soren  * CTL_MACHDEP definitions.
     92      1.36     soren  */
     93      1.36     soren #define CPU_CONSDEV		1	/* dev_t: console terminal device */
     94      1.36     soren #define CPU_BOOTED_KERNEL	2	/* string: booted kernel name */
     95      1.36     soren #define CPU_ROOT_DEVICE		3	/* string: root device name */
     96      1.66  gmcgarry #define CPU_LLSC		4	/* OS/CPU supports LL/SC instruction */
     97      1.43     jeffs 
     98      1.43     jeffs /*
     99      1.51       wiz  * Platform can override, but note this breaks userland compatibility
    100      1.43     jeffs  * with other mips platforms.
    101      1.43     jeffs  */
    102      1.43     jeffs #ifndef CPU_MAXID
    103      1.67      shin #define CPU_MAXID		5	/* number of valid machdep ids */
    104      1.36     soren 
    105      1.36     soren #define CTL_MACHDEP_NAMES { \
    106      1.36     soren 	{ 0, 0 }, \
    107      1.36     soren 	{ "console_device", CTLTYPE_STRUCT }, \
    108      1.36     soren 	{ "booted_kernel", CTLTYPE_STRING }, \
    109      1.36     soren 	{ "root_device", CTLTYPE_STRING }, \
    110      1.66  gmcgarry 	{ "llsc", CTLTYPE_INT }, \
    111      1.36     soren }
    112      1.42     jeffs #endif
    113      1.33    simonb 
    114      1.33    simonb #ifdef _KERNEL
    115      1.77   tsutsui #ifdef _LKM
    116      1.77   tsutsui /* Assume all CPU architectures are valid for LKM's */
    117      1.77   tsutsui #define	MIPS1	1
    118      1.77   tsutsui #define	MIPS3	1
    119      1.77   tsutsui #define	MIPS4	1
    120      1.77   tsutsui #define	MIPS32	1
    121      1.77   tsutsui #define	MIPS64	1
    122      1.77   tsutsui #endif
    123      1.77   tsutsui 
    124      1.77   tsutsui #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 0
    125      1.77   tsutsui #error at least one of MIPS1, MIPS3, MIPS4, MIPS32 or MIPS64 must be specified
    126      1.77   tsutsui #endif
    127      1.53    simonb 
    128      1.77   tsutsui /* Shortcut for MIPS3 or above defined */
    129      1.77   tsutsui #if defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)
    130      1.77   tsutsui #define	MIPS3_PLUS	1
    131      1.77   tsutsui #else
    132      1.77   tsutsui #undef MIPS3_PLUS
    133      1.77   tsutsui #endif
    134      1.33    simonb 
    135      1.33    simonb /*
    136      1.21  jonathan  * Macros to find the CPU architecture we're on at run-time,
    137      1.21  jonathan  * or if possible, at compile-time.
    138      1.21  jonathan  */
    139      1.21  jonathan 
    140      1.58    simonb #define	CPU_ARCH_MIPSx	0		/* XXX unknown */
    141      1.46       cgd #define	CPU_ARCH_MIPS1	(1 << 0)
    142      1.46       cgd #define	CPU_ARCH_MIPS2	(1 << 1)
    143      1.46       cgd #define	CPU_ARCH_MIPS3	(1 << 2)
    144      1.46       cgd #define	CPU_ARCH_MIPS4	(1 << 3)
    145      1.46       cgd #define	CPU_ARCH_MIPS5	(1 << 4)
    146      1.46       cgd #define	CPU_ARCH_MIPS32	(1 << 5)
    147      1.46       cgd #define	CPU_ARCH_MIPS64	(1 << 6)
    148      1.46       cgd 
    149      1.58    simonb #ifndef _LOCORE
    150      1.77   tsutsui extern struct cpu_info cpu_info_store;
    151      1.77   tsutsui 
    152      1.77   tsutsui #define	curcpu()	(&cpu_info_store)
    153      1.77   tsutsui #define	cpu_number()	(0)
    154      1.77   tsutsui #define	cpu_proc_fork(p1, p2)
    155      1.77   tsutsui 
    156      1.58    simonb /* XXX simonb
    157      1.58    simonb  * Should the following be in a cpu_info type structure?
    158      1.58    simonb  * And how many of these are per-cpu vs. per-system?  (Ie,
    159      1.58    simonb  * we can assume that all cpus have the same mmu-type, but
    160      1.58    simonb  * maybe not that all cpus run at the same clock speed.
    161      1.58    simonb  * Some SGI's apparently support R12k and R14k in the same
    162      1.58    simonb  * box.)
    163      1.58    simonb  */
    164      1.58    simonb extern int cpu_arch;
    165      1.58    simonb extern int mips_cpu_flags;
    166      1.58    simonb extern int mips_has_r4k_mmu;
    167      1.58    simonb extern int mips_has_llsc;
    168      1.58    simonb extern int mips3_pg_cached;
    169      1.74   tsutsui extern u_int mips3_pg_shift;
    170      1.58    simonb 
    171      1.58    simonb #define	CPU_MIPS_R4K_MMU		0x0001
    172      1.58    simonb #define	CPU_MIPS_NO_LLSC		0x0002
    173      1.58    simonb #define	CPU_MIPS_CAUSE_IV		0x0004
    174      1.58    simonb #define	CPU_MIPS_HAVE_SPECIAL_CCA	0x0008	/* Defaults to '3' if not set. */
    175      1.58    simonb #define	CPU_MIPS_CACHED_CCA_MASK	0x0070
    176      1.58    simonb #define	CPU_MIPS_CACHED_CCA_SHIFT	 4
    177      1.62    simonb #define	CPU_MIPS_DOUBLE_COUNT		0x0080	/* 1 cp0 count == 2 clock cycles */
    178      1.63    simonb #define	CPU_MIPS_USE_WAIT		0x0100	/* Use "wait"-based cpu_idle() */
    179      1.63    simonb #define	CPU_MIPS_NO_WAIT		0x0200	/* Inverse of previous, for mips32/64 */
    180      1.69    simonb #define	CPU_MIPS_D_CACHE_COHERENT	0x0400	/* D-cache is fully coherent */
    181      1.69    simonb #define	CPU_MIPS_I_D_CACHE_COHERENT	0x0800	/* I-cache funcs don't need to flush the D-cache */
    182      1.58    simonb #define	MIPS_NOT_SUPP			0x8000
    183      1.60    simonb 
    184      1.78        ad #endif	/* !_LOCORE */
    185      1.78        ad 
    186      1.78        ad #if ((MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 1) || defined(_LOCORE)
    187      1.78        ad 
    188      1.78        ad #if defined(MIPS1)
    189      1.78        ad 
    190      1.58    simonb # define CPUISMIPS3		0
    191      1.58    simonb # define CPUIS64BITS		0
    192      1.58    simonb # define CPUISMIPS32		0
    193      1.58    simonb # define CPUISMIPS64		0
    194      1.58    simonb # define CPUISMIPSNN		0
    195      1.58    simonb # define MIPS_HAS_R4K_MMU	0
    196      1.58    simonb # define MIPS_HAS_CLOCK		0
    197      1.58    simonb # define MIPS_HAS_LLSC		0
    198      1.58    simonb 
    199      1.78        ad #elif defined(MIPS3) || defined(MIPS4)
    200      1.78        ad 
    201      1.58    simonb # define CPUISMIPS3		1
    202      1.58    simonb # define CPUIS64BITS		1
    203      1.58    simonb # define CPUISMIPS32		0
    204      1.58    simonb # define CPUISMIPS64		0
    205      1.58    simonb # define CPUISMIPSNN		0
    206      1.58    simonb # define MIPS_HAS_R4K_MMU	1
    207      1.58    simonb # define MIPS_HAS_CLOCK		1
    208      1.78        ad # if defined(_LOCORE)
    209      1.78        ad #  if !defined(MIPS3_5900) && !defined(MIPS3_4100)
    210      1.78        ad #   define MIPS_HAS_LLSC	1
    211      1.78        ad #  else
    212      1.78        ad #   define MIPS_HAS_LLSC	0
    213      1.78        ad #  endif
    214      1.78        ad # else	/* _LOCORE */
    215      1.78        ad #  define MIPS_HAS_LLSC		(mips_has_llsc)
    216      1.78        ad # endif	/* _LOCORE */
    217      1.78        ad 
    218      1.78        ad #elif defined(MIPS32)
    219      1.58    simonb 
    220      1.58    simonb # define CPUISMIPS3		1
    221      1.58    simonb # define CPUIS64BITS		0
    222      1.58    simonb # define CPUISMIPS32		1
    223      1.58    simonb # define CPUISMIPS64		0
    224      1.58    simonb # define CPUISMIPSNN		1
    225      1.58    simonb # define MIPS_HAS_R4K_MMU	1
    226      1.58    simonb # define MIPS_HAS_CLOCK		1
    227      1.58    simonb # define MIPS_HAS_LLSC		1
    228      1.58    simonb 
    229      1.80     oster #elif defined(MIPS64)
    230      1.78        ad 
    231      1.58    simonb # define CPUISMIPS3		1
    232      1.58    simonb # define CPUIS64BITS		1
    233      1.58    simonb # define CPUISMIPS32		0
    234      1.58    simonb # define CPUISMIPS64		1
    235      1.58    simonb # define CPUISMIPSNN		1
    236      1.58    simonb # define MIPS_HAS_R4K_MMU	1
    237      1.58    simonb # define MIPS_HAS_CLOCK		1
    238      1.58    simonb # define MIPS_HAS_LLSC		1
    239      1.78        ad 
    240      1.78        ad #endif
    241      1.21  jonathan 
    242      1.58    simonb #else /* run-time test */
    243      1.21  jonathan 
    244      1.78        ad #ifndef	_LOCORE
    245      1.78        ad 
    246      1.58    simonb #define	MIPS_HAS_R4K_MMU	(mips_has_r4k_mmu)
    247      1.58    simonb #define	MIPS_HAS_LLSC		(mips_has_llsc)
    248      1.45       cgd 
    249      1.45       cgd /* This test is ... rather bogus */
    250      1.58    simonb #define	CPUISMIPS3	((cpu_arch & \
    251      1.58    simonb 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
    252      1.58    simonb 
    253      1.58    simonb /* And these aren't much better while the previous test exists as is... */
    254      1.58    simonb #define	CPUISMIPS32	((cpu_arch & CPU_ARCH_MIPS32) != 0)
    255      1.58    simonb #define	CPUISMIPS64	((cpu_arch & CPU_ARCH_MIPS64) != 0)
    256      1.58    simonb #define	CPUISMIPSNN	((cpu_arch & (CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
    257      1.58    simonb #define	CPUIS64BITS	((cpu_arch & \
    258      1.58    simonb 	(CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS64)) != 0)
    259      1.58    simonb 
    260      1.58    simonb #define	MIPS_HAS_CLOCK	(cpu_arch >= CPU_ARCH_MIPS3)
    261      1.78        ad 
    262      1.78        ad #else	/* !_LOCORE */
    263      1.78        ad 
    264      1.78        ad #define	MIPS_HAS_LLSC	0
    265      1.78        ad 
    266      1.78        ad #endif	/* !_LOCORE */
    267      1.78        ad 
    268      1.21  jonathan #endif /* run-time test */
    269      1.21  jonathan 
    270      1.78        ad #ifndef	_LOCORE
    271      1.58    simonb 
    272      1.21  jonathan /*
    273       1.1   deraadt  * definitions of cpu-dependent requirements
    274       1.1   deraadt  * referenced in generic code
    275       1.1   deraadt  */
    276      1.11       cgd #define	cpu_swapout(p)			panic("cpu_swapout: can't get here");
    277      1.42     jeffs 
    278      1.58    simonb void cpu_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
    279       1.1   deraadt 
    280       1.1   deraadt /*
    281       1.1   deraadt  * Arguments to hardclock and gatherstats encapsulate the previous
    282       1.1   deraadt  * machine state in an opaque clockframe.
    283       1.1   deraadt  */
    284       1.5     glass struct clockframe {
    285       1.1   deraadt 	int	pc;	/* program counter at time of interrupt */
    286       1.1   deraadt 	int	sr;	/* status register at time of interrupt */
    287      1.56       uch 	int	ppl;	/* previous priority level at time of interrupt */
    288       1.5     glass };
    289       1.1   deraadt 
    290      1.14  jonathan /*
    291      1.79        ad  * A port must provde CLKF_USERMODE() for use in machine-independent code.
    292      1.79        ad  * These differ on r4000 and r3000 systems; provide them in the
    293      1.79        ad  * port-dependent file that includes this one, using the macros below.
    294      1.14  jonathan  */
    295      1.14  jonathan 
    296      1.21  jonathan /* mips1 versions */
    297      1.22  jonathan #define	MIPS1_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KU_PREV)
    298      1.14  jonathan 
    299      1.21  jonathan /* mips3 versions */
    300      1.22  jonathan #define	MIPS3_CLKF_USERMODE(framep)	((framep)->sr & MIPS_SR_KSU_USER)
    301      1.56       uch 
    302       1.1   deraadt #define	CLKF_PC(framep)		((framep)->pc)
    303       1.1   deraadt #define	CLKF_INTR(framep)	(0)
    304      1.18  jonathan 
    305      1.58    simonb #if defined(MIPS3_PLUS) && !defined(MIPS1)		/* XXX bogus! */
    306      1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS3_CLKF_USERMODE(framep)
    307      1.21  jonathan #endif
    308      1.21  jonathan 
    309      1.58    simonb #if !defined(MIPS3_PLUS) && defined(MIPS1)		/* XXX bogus! */
    310      1.21  jonathan #define	CLKF_USERMODE(framep)	MIPS1_CLKF_USERMODE(framep)
    311      1.21  jonathan #endif
    312      1.21  jonathan 
    313      1.58    simonb #if defined(MIPS3_PLUS) && defined(MIPS1)		/* XXX bogus! */
    314      1.21  jonathan #define CLKF_USERMODE(framep) \
    315      1.21  jonathan     ((CPUISMIPS3) ? MIPS3_CLKF_USERMODE(framep):  MIPS1_CLKF_USERMODE(framep))
    316      1.18  jonathan #endif
    317      1.18  jonathan 
    318      1.47   thorpej /*
    319      1.47   thorpej  * This is used during profiling to integrate system time.  It can safely
    320      1.47   thorpej  * assume that the process is resident.
    321      1.47   thorpej  */
    322      1.48   thorpej #define	PROC_PC(p)							\
    323      1.48   thorpej 	(((struct frame *)(p)->p_md.md_regs)->f_regs[37])	/* XXX PC */
    324       1.1   deraadt 
    325       1.1   deraadt /*
    326       1.1   deraadt  * Preempt the current process if in interrupt from user mode,
    327       1.1   deraadt  * or after the current trap/syscall if in system mode.
    328       1.1   deraadt  */
    329  1.80.2.2        ad void	cpu_need_resched(struct cpu_info *, int);
    330       1.1   deraadt 
    331       1.1   deraadt /*
    332       1.1   deraadt  * Give a profiling tick to the current process when the user profiling
    333      1.13  jonathan  * buffer pages are invalid.  On the MIPS, request an ast to send us
    334       1.1   deraadt  * through trap, marking the proc as needing a profiling tick.
    335       1.1   deraadt  */
    336      1.78        ad #define	cpu_need_proftick(l)						\
    337      1.50   thorpej do {									\
    338      1.78        ad 	(l)->l_pflag |= LP_OWEUPC;					\
    339      1.78        ad 	aston(l);							\
    340      1.50   thorpej } while (/*CONSTCOND*/0)
    341       1.1   deraadt 
    342       1.1   deraadt /*
    343  1.80.2.1      yamt  * Notify the current lwp (l) that it has a signal pending,
    344       1.1   deraadt  * process as soon as possible.
    345       1.1   deraadt  */
    346  1.80.2.1      yamt #define	cpu_signotify(l)	aston(l)
    347       1.1   deraadt 
    348      1.78        ad #define aston(l)		((l)->l_md.md_astpending = 1)
    349       1.1   deraadt 
    350      1.49   thorpej extern int want_resched;		/* resched() was called */
    351      1.28    castor 
    352      1.23   thorpej /*
    353      1.37    simonb  * Misc prototypes and variable declarations.
    354      1.23   thorpej  */
    355      1.70   thorpej struct lwp;
    356      1.28    castor struct user;
    357      1.37    simonb 
    358      1.70   thorpej extern struct lwp *fpcurlwp;	/* the current FPU owner */
    359      1.68    simonb extern struct pcb *curpcb;	/* the current running pcb */
    360      1.68    simonb extern struct segtab *segbase;	/* current segtab base */
    361      1.25  jonathan 
    362      1.28    castor /* trap.c */
    363      1.58    simonb void	netintr(void);
    364      1.58    simonb int	kdbpeek(vaddr_t);
    365      1.23   thorpej 
    366      1.28    castor /* mips_machdep.c */
    367      1.58    simonb void	dumpsys(void);
    368      1.58    simonb int	savectx(struct user *);
    369      1.58    simonb void	mips_init_msgbuf(void);
    370      1.70   thorpej void	savefpregs(struct lwp *);
    371      1.70   thorpej void	loadfpregs(struct lwp *);
    372      1.13  jonathan 
    373      1.61    simonb /* locore*.S */
    374      1.58    simonb int	badaddr(void *, size_t);
    375      1.61    simonb int	badaddr64(uint64_t, size_t);
    376      1.25  jonathan 
    377      1.25  jonathan /* mips_machdep.c */
    378      1.58    simonb void	cpu_identify(void);
    379      1.58    simonb void	mips_vector_init(void);
    380      1.27   thorpej 
    381      1.33    simonb #endif /* ! _LOCORE */
    382      1.28    castor #endif /* _KERNEL */
    383       1.1   deraadt #endif /* _CPU_H_ */
    384