cpu.h revision 1.90.16.16 1 1.90.16.16 matt /* $NetBSD: cpu.h,v 1.90.16.16 2010/01/30 23:49:31 matt Exp $ */
2 1.8 cgd
3 1.1 deraadt /*-
4 1.5 glass * Copyright (c) 1992, 1993
5 1.5 glass * The Regents of the University of California. All rights reserved.
6 1.1 deraadt *
7 1.1 deraadt * This code is derived from software contributed to Berkeley by
8 1.1 deraadt * Ralph Campbell and Rick Macklem.
9 1.1 deraadt *
10 1.1 deraadt * Redistribution and use in source and binary forms, with or without
11 1.1 deraadt * modification, are permitted provided that the following conditions
12 1.1 deraadt * are met:
13 1.1 deraadt * 1. Redistributions of source code must retain the above copyright
14 1.1 deraadt * notice, this list of conditions and the following disclaimer.
15 1.1 deraadt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 deraadt * notice, this list of conditions and the following disclaimer in the
17 1.1 deraadt * documentation and/or other materials provided with the distribution.
18 1.71 agc * 3. Neither the name of the University nor the names of its contributors
19 1.1 deraadt * may be used to endorse or promote products derived from this software
20 1.1 deraadt * without specific prior written permission.
21 1.1 deraadt *
22 1.1 deraadt * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1 deraadt * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 deraadt * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 deraadt * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1 deraadt * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 deraadt * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 deraadt * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 deraadt * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 deraadt * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 deraadt * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 deraadt * SUCH DAMAGE.
33 1.1 deraadt *
34 1.8 cgd * @(#)cpu.h 8.4 (Berkeley) 1/4/94
35 1.1 deraadt */
36 1.1 deraadt
37 1.1 deraadt #ifndef _CPU_H_
38 1.1 deraadt #define _CPU_H_
39 1.1 deraadt
40 1.54 simonb #include <mips/cpuregs.h>
41 1.53 simonb
42 1.1 deraadt /*
43 1.13 jonathan * Exported definitions unique to NetBSD/mips cpu support.
44 1.1 deraadt */
45 1.36 soren
46 1.68 simonb #ifdef _KERNEL
47 1.53 simonb #ifndef _LOCORE
48 1.73 yamt #include <sys/cpu_data.h>
49 1.90.16.10 cliff #include <sys/device.h>
50 1.55 simonb
51 1.53 simonb #if defined(_KERNEL_OPT)
52 1.53 simonb #include "opt_lockdebug.h"
53 1.90.16.11 matt #include "opt_multiprocessor.h"
54 1.53 simonb #endif
55 1.53 simonb
56 1.90.16.5 cliff struct pridtab {
57 1.90.16.5 cliff int cpu_cid;
58 1.90.16.5 cliff int cpu_pid;
59 1.90.16.5 cliff int cpu_rev; /* -1 == wildcard */
60 1.90.16.5 cliff int cpu_copts; /* -1 == wildcard */
61 1.90.16.5 cliff int cpu_isa; /* -1 == probed (mips32/mips64) */
62 1.90.16.5 cliff int cpu_ntlb; /* -1 == unknown, 0 == probed */
63 1.90.16.5 cliff int cpu_flags;
64 1.90.16.5 cliff u_int cpu_cp0flags; /* presence of some cp0 regs */
65 1.90.16.5 cliff u_int cpu_cidflags; /* company-specific flags */
66 1.90.16.5 cliff const char *cpu_name;
67 1.90.16.5 cliff };
68 1.90.16.5 cliff
69 1.90.16.5 cliff /*
70 1.90.16.5 cliff * bitfield defines for cpu_cp0flags
71 1.90.16.5 cliff */
72 1.90.16.5 cliff #define MIPS_CP0FL_USE __BIT(0) /* use these flags */
73 1.90.16.5 cliff #define MIPS_CP0FL_ECC __BIT(1)
74 1.90.16.5 cliff #define MIPS_CP0FL_CACHE_ERR __BIT(2)
75 1.90.16.5 cliff #define MIPS_CP0FL_EIRR __BIT(3)
76 1.90.16.5 cliff #define MIPS_CP0FL_EIMR __BIT(4)
77 1.90.16.5 cliff #define MIPS_CP0FL_EBASE __BIT(5)
78 1.90.16.5 cliff #define MIPS_CP0FL_CONFIG __BIT(6)
79 1.90.16.5 cliff #define MIPS_CP0FL_CONFIGn(n) (__BIT(7) << ((n) & 7))
80 1.90.16.5 cliff
81 1.90.16.5 cliff /*
82 1.90.16.5 cliff * cpu_cidflags defines, by company
83 1.90.16.5 cliff */
84 1.90.16.5 cliff /*
85 1.90.16.5 cliff * RMI company-specific cpu_cidflags
86 1.90.16.5 cliff */
87 1.90.16.10 cliff #define MIPS_CIDFL_RMI_TYPE __BITS(2,0)
88 1.90.16.10 cliff # define CIDFL_RMI_TYPE_XLR 0
89 1.90.16.10 cliff # define CIDFL_RMI_TYPE_XLS 1
90 1.90.16.10 cliff # define CIDFL_RMI_TYPE_XLP 2
91 1.90.16.10 cliff #define MIPS_CIDFL_RMI_THREADS_MASK __BITS(6,3)
92 1.90.16.10 cliff # define MIPS_CIDFL_RMI_THREADS_SHIFT 3
93 1.90.16.10 cliff #define MIPS_CIDFL_RMI_CORES_MASK __BITS(10,7)
94 1.90.16.10 cliff # define MIPS_CIDFL_RMI_CORES_SHIFT 7
95 1.90.16.10 cliff # define LOG2_1 0
96 1.90.16.10 cliff # define LOG2_2 1
97 1.90.16.10 cliff # define LOG2_4 2
98 1.90.16.10 cliff # define LOG2_8 3
99 1.90.16.10 cliff # define MIPS_CIDFL_RMI_CPUS(ncores, nthreads) \
100 1.90.16.10 cliff ((LOG2_ ## ncores << MIPS_CIDFL_RMI_CORES_SHIFT) \
101 1.90.16.10 cliff |(LOG2_ ## nthreads << MIPS_CIDFL_RMI_THREADS_SHIFT))
102 1.90.16.10 cliff # define MIPS_CIDFL_RMI_NTHREADS(cidfl) \
103 1.90.16.10 cliff (1 << (((cidfl) & MIPS_CIDFL_RMI_THREADS_MASK) \
104 1.90.16.10 cliff >> MIPS_CIDFL_RMI_THREADS_SHIFT))
105 1.90.16.10 cliff # define MIPS_CIDFL_RMI_NCORES(cidfl) \
106 1.90.16.10 cliff (1 << (((cidfl) & MIPS_CIDFL_RMI_CORES_MASK) \
107 1.90.16.10 cliff >> MIPS_CIDFL_RMI_CORES_SHIFT))
108 1.90.16.10 cliff #define MIPS_CIDFL_RMI_L2SZ_MASK __BITS(14,11)
109 1.90.16.10 cliff # define MIPS_CIDFL_RMI_L2SZ_SHIFT 11
110 1.90.16.10 cliff # define RMI_L2SZ_256KB 0
111 1.90.16.10 cliff # define RMI_L2SZ_512KB 1
112 1.90.16.10 cliff # define RMI_L2SZ_1MB 2
113 1.90.16.10 cliff # define RMI_L2SZ_2MB 3
114 1.90.16.10 cliff # define RMI_L2SZ_4MB 4
115 1.90.16.10 cliff # define MIPS_CIDFL_RMI_L2(l2sz) \
116 1.90.16.10 cliff (RMI_L2SZ_ ## l2sz << MIPS_CIDFL_RMI_L2SZ_SHIFT)
117 1.90.16.10 cliff # define MIPS_CIDFL_RMI_L2SZ(cidfl) \
118 1.90.16.10 cliff ((256*1024) << (((cidfl) & MIPS_CIDFL_RMI_L2SZ_MASK) \
119 1.90.16.10 cliff >> MIPS_CIDFL_RMI_L2SZ_SHIFT))
120 1.90.16.10 cliff
121 1.90.16.5 cliff
122 1.90.16.5 cliff
123 1.53 simonb struct cpu_info {
124 1.73 yamt struct cpu_data ci_data; /* MI per-cpu data */
125 1.85 ad struct cpu_info *ci_next; /* Next CPU in list */
126 1.85 ad cpuid_t ci_cpuid; /* Machine-level identifier */
127 1.58 simonb u_long ci_cpu_freq; /* CPU frequency */
128 1.58 simonb u_long ci_cycles_per_hz; /* CPU freq / hz */
129 1.58 simonb u_long ci_divisor_delay; /* for delay/DELAY */
130 1.90 tsutsui u_long ci_divisor_recip; /* unused, for obsolete microtime(9) */
131 1.82 yamt struct lwp *ci_curlwp; /* currently running lwp */
132 1.82 yamt struct lwp *ci_fpcurlwp; /* the current FPU owner */
133 1.82 yamt int ci_want_resched; /* user preemption pending */
134 1.78 ad int ci_mtx_count; /* negative count of held mutexes */
135 1.78 ad int ci_mtx_oldspl; /* saved SPL value */
136 1.86 ad int ci_idepth; /* hardware interrupt depth */
137 1.90.16.11 matt device_t ci_dev; /* owning device */
138 1.90.16.11 matt vaddr_t ci_ebase; /* VA of exception base */
139 1.90.16.11 matt paddr_t ci_ebase_pa; /* PA of exception base */
140 1.90.16.13 matt u_long ci_cctr_freq; /* cycle counter frequency */
141 1.90.16.12 matt /*
142 1.90.16.12 matt * Per-cpu pmap information
143 1.90.16.12 matt */
144 1.90.16.12 matt struct segtab *ci_pmap_segbase;
145 1.90.16.15 matt vaddr_t ci_pmap_srcbase; /* starting VA of ephemeral src space */
146 1.90.16.15 matt vaddr_t ci_pmap_dstbase; /* starting VA of ephemeral dst space */
147 1.90.16.13 matt uint32_t ci_pmap_asid_next; /* next asid to be assigned */
148 1.90.16.13 matt uint32_t ci_pmap_asid_generation; /* current asid generation */
149 1.90.16.13 matt uint32_t ci_pmap_asid_reserved; /* base of ASID space */
150 1.90.16.13 matt uint32_t ci_pmap_asid_max; /* max (exclusive) assignable asid */
151 1.53 simonb };
152 1.68 simonb
153 1.85 ad #define CPU_INFO_ITERATOR int
154 1.85 ad #define CPU_INFO_FOREACH(cii, ci) \
155 1.85 ad (void)(cii), ci = &cpu_info_store; ci != NULL; ci = ci->ci_next
156 1.85 ad
157 1.68 simonb #endif /* !_LOCORE */
158 1.68 simonb #endif /* _KERNEL */
159 1.53 simonb
160 1.36 soren /*
161 1.36 soren * CTL_MACHDEP definitions.
162 1.36 soren */
163 1.36 soren #define CPU_CONSDEV 1 /* dev_t: console terminal device */
164 1.36 soren #define CPU_BOOTED_KERNEL 2 /* string: booted kernel name */
165 1.36 soren #define CPU_ROOT_DEVICE 3 /* string: root device name */
166 1.66 gmcgarry #define CPU_LLSC 4 /* OS/CPU supports LL/SC instruction */
167 1.43 jeffs
168 1.43 jeffs /*
169 1.51 wiz * Platform can override, but note this breaks userland compatibility
170 1.43 jeffs * with other mips platforms.
171 1.43 jeffs */
172 1.43 jeffs #ifndef CPU_MAXID
173 1.67 shin #define CPU_MAXID 5 /* number of valid machdep ids */
174 1.36 soren
175 1.42 jeffs #endif
176 1.33 simonb
177 1.33 simonb #ifdef _KERNEL
178 1.87 he #if defined(_LKM) || defined(_STANDALONE)
179 1.87 he /* Assume all CPU architectures are valid for LKM's and standlone progs */
180 1.77 tsutsui #define MIPS1 1
181 1.77 tsutsui #define MIPS3 1
182 1.77 tsutsui #define MIPS4 1
183 1.77 tsutsui #define MIPS32 1
184 1.77 tsutsui #define MIPS64 1
185 1.77 tsutsui #endif
186 1.77 tsutsui
187 1.77 tsutsui #if (MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 0
188 1.77 tsutsui #error at least one of MIPS1, MIPS3, MIPS4, MIPS32 or MIPS64 must be specified
189 1.77 tsutsui #endif
190 1.53 simonb
191 1.77 tsutsui /* Shortcut for MIPS3 or above defined */
192 1.77 tsutsui #if defined(MIPS3) || defined(MIPS4) || defined(MIPS32) || defined(MIPS64)
193 1.77 tsutsui #define MIPS3_PLUS 1
194 1.77 tsutsui #else
195 1.77 tsutsui #undef MIPS3_PLUS
196 1.77 tsutsui #endif
197 1.33 simonb
198 1.33 simonb /*
199 1.21 jonathan * Macros to find the CPU architecture we're on at run-time,
200 1.21 jonathan * or if possible, at compile-time.
201 1.21 jonathan */
202 1.21 jonathan
203 1.58 simonb #define CPU_ARCH_MIPSx 0 /* XXX unknown */
204 1.46 cgd #define CPU_ARCH_MIPS1 (1 << 0)
205 1.46 cgd #define CPU_ARCH_MIPS2 (1 << 1)
206 1.46 cgd #define CPU_ARCH_MIPS3 (1 << 2)
207 1.46 cgd #define CPU_ARCH_MIPS4 (1 << 3)
208 1.46 cgd #define CPU_ARCH_MIPS5 (1 << 4)
209 1.46 cgd #define CPU_ARCH_MIPS32 (1 << 5)
210 1.46 cgd #define CPU_ARCH_MIPS64 (1 << 6)
211 1.46 cgd
212 1.82 yamt /* Note: must be kept in sync with -ffixed-?? Makefile.mips. */
213 1.90.16.16 matt #define MIPS_CURLWP $24
214 1.90.16.16 matt #define MIPS_CURLWP_QUOTED "$24"
215 1.90.16.16 matt #define MIPS_CURLWP_LABEL _L_T8
216 1.90.16.16 matt #define MIPS_CURLWP_FRAME(x) FRAME_T8(x)
217 1.82 yamt
218 1.58 simonb #ifndef _LOCORE
219 1.82 yamt
220 1.77 tsutsui extern struct cpu_info cpu_info_store;
221 1.82 yamt register struct lwp *mips_curlwp asm(MIPS_CURLWP_QUOTED);
222 1.77 tsutsui
223 1.82 yamt #define curlwp mips_curlwp
224 1.82 yamt #define curcpu() (curlwp->l_cpu)
225 1.82 yamt #define curpcb ((struct pcb *)curlwp->l_addr)
226 1.82 yamt #define fpcurlwp (curcpu()->ci_fpcurlwp)
227 1.90.16.13 matt #ifdef MULTIPROCESSOR
228 1.90.16.13 matt #define cpu_number() (curcpu()->ci_cpuid)
229 1.90.16.13 matt #else
230 1.82 yamt #define cpu_number() (0)
231 1.90.16.13 matt #endif
232 1.90.16.1 matt #define cpu_proc_fork(p1, p2) ((void)((p2)->p_md.md_abi = (p1)->p_md.md_abi))
233 1.77 tsutsui
234 1.58 simonb /* XXX simonb
235 1.58 simonb * Should the following be in a cpu_info type structure?
236 1.58 simonb * And how many of these are per-cpu vs. per-system? (Ie,
237 1.58 simonb * we can assume that all cpus have the same mmu-type, but
238 1.58 simonb * maybe not that all cpus run at the same clock speed.
239 1.58 simonb * Some SGI's apparently support R12k and R14k in the same
240 1.58 simonb * box.)
241 1.58 simonb */
242 1.90.16.13 matt struct mips_options {
243 1.90.16.13 matt const struct pridtab *mips_cpu;
244 1.90.16.13 matt
245 1.90.16.13 matt u_int mips_cpu_arch;
246 1.90.16.14 matt u_int mips_cpu_mhz; /* CPU speed in MHz, estimated by mc_cpuspeed(). */
247 1.90.16.13 matt u_int mips_cpu_flags;
248 1.90.16.13 matt u_int mips_num_tlb_entries;
249 1.90.16.13 matt mips_prid_t mips_cpu_id;
250 1.90.16.13 matt mips_prid_t mips_fpu_id;
251 1.90.16.13 matt bool mips_has_r4k_mmu;
252 1.90.16.13 matt bool mips_has_llsc;
253 1.90.16.14 matt u_int mips3_pg_shift;
254 1.90.16.14 matt u_int mips3_pg_cached;
255 1.90.16.13 matt #ifdef MIPS3_PLUS
256 1.90.16.2 matt #ifdef _LP64
257 1.90.16.13 matt uint64_t mips3_xkphys_cached;
258 1.90.16.2 matt #endif
259 1.90.16.13 matt uint64_t mips3_tlb_vpn_mask;
260 1.90.16.13 matt uint64_t mips3_tlb_pfn_mask;
261 1.90.16.13 matt uint32_t mips3_tlb_pg_mask;
262 1.90.16.13 matt #endif
263 1.90.16.13 matt };
264 1.90.16.13 matt extern struct mips_options mips_options;
265 1.58 simonb
266 1.58 simonb #define CPU_MIPS_R4K_MMU 0x0001
267 1.58 simonb #define CPU_MIPS_NO_LLSC 0x0002
268 1.58 simonb #define CPU_MIPS_CAUSE_IV 0x0004
269 1.58 simonb #define CPU_MIPS_HAVE_SPECIAL_CCA 0x0008 /* Defaults to '3' if not set. */
270 1.58 simonb #define CPU_MIPS_CACHED_CCA_MASK 0x0070
271 1.58 simonb #define CPU_MIPS_CACHED_CCA_SHIFT 4
272 1.62 simonb #define CPU_MIPS_DOUBLE_COUNT 0x0080 /* 1 cp0 count == 2 clock cycles */
273 1.63 simonb #define CPU_MIPS_USE_WAIT 0x0100 /* Use "wait"-based cpu_idle() */
274 1.63 simonb #define CPU_MIPS_NO_WAIT 0x0200 /* Inverse of previous, for mips32/64 */
275 1.69 simonb #define CPU_MIPS_D_CACHE_COHERENT 0x0400 /* D-cache is fully coherent */
276 1.69 simonb #define CPU_MIPS_I_D_CACHE_COHERENT 0x0800 /* I-cache funcs don't need to flush the D-cache */
277 1.90.16.3 matt #define CPU_MIPS_NO_LLADDR 0x1000
278 1.90.16.5 cliff #define CPU_MIPS_HAVE_MxCR 0x2000 /* have mfcr, mtcr insns */
279 1.58 simonb #define MIPS_NOT_SUPP 0x8000
280 1.60 simonb
281 1.78 ad #endif /* !_LOCORE */
282 1.78 ad
283 1.78 ad #if ((MIPS1 + MIPS3 + MIPS4 + MIPS32 + MIPS64) == 1) || defined(_LOCORE)
284 1.78 ad
285 1.78 ad #if defined(MIPS1)
286 1.78 ad
287 1.58 simonb # define CPUISMIPS3 0
288 1.58 simonb # define CPUIS64BITS 0
289 1.58 simonb # define CPUISMIPS32 0
290 1.58 simonb # define CPUISMIPS64 0
291 1.58 simonb # define CPUISMIPSNN 0
292 1.58 simonb # define MIPS_HAS_R4K_MMU 0
293 1.58 simonb # define MIPS_HAS_CLOCK 0
294 1.58 simonb # define MIPS_HAS_LLSC 0
295 1.90.16.4 matt # define MIPS_HAS_LLADDR 0
296 1.58 simonb
297 1.78 ad #elif defined(MIPS3) || defined(MIPS4)
298 1.78 ad
299 1.58 simonb # define CPUISMIPS3 1
300 1.58 simonb # define CPUIS64BITS 1
301 1.58 simonb # define CPUISMIPS32 0
302 1.58 simonb # define CPUISMIPS64 0
303 1.58 simonb # define CPUISMIPSNN 0
304 1.58 simonb # define MIPS_HAS_R4K_MMU 1
305 1.58 simonb # define MIPS_HAS_CLOCK 1
306 1.78 ad # if defined(_LOCORE)
307 1.78 ad # if !defined(MIPS3_5900) && !defined(MIPS3_4100)
308 1.78 ad # define MIPS_HAS_LLSC 1
309 1.78 ad # else
310 1.78 ad # define MIPS_HAS_LLSC 0
311 1.78 ad # endif
312 1.78 ad # else /* _LOCORE */
313 1.90.16.13 matt # define MIPS_HAS_LLSC (mips_options.mips_has_llsc)
314 1.78 ad # endif /* _LOCORE */
315 1.90.16.13 matt # define MIPS_HAS_LLADDR ((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
316 1.78 ad
317 1.78 ad #elif defined(MIPS32)
318 1.58 simonb
319 1.58 simonb # define CPUISMIPS3 1
320 1.58 simonb # define CPUIS64BITS 0
321 1.58 simonb # define CPUISMIPS32 1
322 1.58 simonb # define CPUISMIPS64 0
323 1.58 simonb # define CPUISMIPSNN 1
324 1.58 simonb # define MIPS_HAS_R4K_MMU 1
325 1.58 simonb # define MIPS_HAS_CLOCK 1
326 1.58 simonb # define MIPS_HAS_LLSC 1
327 1.90.16.13 matt # define MIPS_HAS_LLADDR ((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
328 1.58 simonb
329 1.80 oster #elif defined(MIPS64)
330 1.78 ad
331 1.58 simonb # define CPUISMIPS3 1
332 1.58 simonb # define CPUIS64BITS 1
333 1.58 simonb # define CPUISMIPS32 0
334 1.58 simonb # define CPUISMIPS64 1
335 1.58 simonb # define CPUISMIPSNN 1
336 1.58 simonb # define MIPS_HAS_R4K_MMU 1
337 1.58 simonb # define MIPS_HAS_CLOCK 1
338 1.58 simonb # define MIPS_HAS_LLSC 1
339 1.90.16.13 matt # define MIPS_HAS_LLADDR ((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
340 1.78 ad
341 1.78 ad #endif
342 1.21 jonathan
343 1.58 simonb #else /* run-time test */
344 1.21 jonathan
345 1.78 ad #ifndef _LOCORE
346 1.78 ad
347 1.90.16.13 matt #define MIPS_HAS_R4K_MMU (mips_options.mips_has_r4k_mmu)
348 1.90.16.13 matt #define MIPS_HAS_LLSC (mips_options.mips_has_llsc)
349 1.90.16.13 matt #define MIPS_HAS_LLADDR ((mips_options.mips_cpu_flags & CPU_MIPS_NO_LLADDR) == 0)
350 1.45 cgd
351 1.45 cgd /* This test is ... rather bogus */
352 1.90.16.13 matt #define CPUISMIPS3 ((mips_options.mips_cpu_arch & \
353 1.58 simonb (CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
354 1.58 simonb
355 1.58 simonb /* And these aren't much better while the previous test exists as is... */
356 1.90.16.13 matt #define CPUISMIPS4 ((mips_options.mips_cpu_arch & CPU_ARCH_MIPS4) != 0)
357 1.90.16.13 matt #define CPUISMIPS5 ((mips_options.mips_cpu_arch & CPU_ARCH_MIPS5) != 0)
358 1.90.16.13 matt #define CPUISMIPS32 ((mips_options.mips_cpu_arch & CPU_ARCH_MIPS32) != 0)
359 1.90.16.13 matt #define CPUISMIPS64 ((mips_options.mips_cpu_arch & CPU_ARCH_MIPS64) != 0)
360 1.90.16.13 matt #define CPUISMIPSNN ((mips_options.mips_cpu_arch & (CPU_ARCH_MIPS32 | CPU_ARCH_MIPS64)) != 0)
361 1.90.16.13 matt #define CPUIS64BITS ((mips_options.mips_cpu_arch & \
362 1.58 simonb (CPU_ARCH_MIPS3 | CPU_ARCH_MIPS4 | CPU_ARCH_MIPS64)) != 0)
363 1.58 simonb
364 1.90.16.13 matt #define MIPS_HAS_CLOCK (mips_options.mips_cpu_arch >= CPU_ARCH_MIPS3)
365 1.78 ad
366 1.78 ad #else /* !_LOCORE */
367 1.78 ad
368 1.78 ad #define MIPS_HAS_LLSC 0
369 1.78 ad
370 1.78 ad #endif /* !_LOCORE */
371 1.78 ad
372 1.21 jonathan #endif /* run-time test */
373 1.21 jonathan
374 1.78 ad #ifndef _LOCORE
375 1.58 simonb
376 1.21 jonathan /*
377 1.1 deraadt * definitions of cpu-dependent requirements
378 1.1 deraadt * referenced in generic code
379 1.1 deraadt */
380 1.11 cgd #define cpu_swapout(p) panic("cpu_swapout: can't get here");
381 1.42 jeffs
382 1.90.16.8 cliff void cpu_intr(uint32_t, uint32_t, vaddr_t, uint32_t);
383 1.1 deraadt
384 1.1 deraadt /*
385 1.1 deraadt * Arguments to hardclock and gatherstats encapsulate the previous
386 1.1 deraadt * machine state in an opaque clockframe.
387 1.1 deraadt */
388 1.5 glass struct clockframe {
389 1.90.16.8 cliff vaddr_t pc; /* program counter at time of interrupt */
390 1.90.16.8 cliff uint32_t sr; /* status register at time of interrupt */
391 1.90.16.8 cliff u_int ppl; /* previous priority level at time of interrupt */
392 1.5 glass };
393 1.1 deraadt
394 1.14 jonathan /*
395 1.79 ad * A port must provde CLKF_USERMODE() for use in machine-independent code.
396 1.79 ad * These differ on r4000 and r3000 systems; provide them in the
397 1.79 ad * port-dependent file that includes this one, using the macros below.
398 1.14 jonathan */
399 1.14 jonathan
400 1.21 jonathan /* mips1 versions */
401 1.22 jonathan #define MIPS1_CLKF_USERMODE(framep) ((framep)->sr & MIPS_SR_KU_PREV)
402 1.14 jonathan
403 1.21 jonathan /* mips3 versions */
404 1.22 jonathan #define MIPS3_CLKF_USERMODE(framep) ((framep)->sr & MIPS_SR_KSU_USER)
405 1.56 uch
406 1.1 deraadt #define CLKF_PC(framep) ((framep)->pc)
407 1.1 deraadt #define CLKF_INTR(framep) (0)
408 1.18 jonathan
409 1.58 simonb #if defined(MIPS3_PLUS) && !defined(MIPS1) /* XXX bogus! */
410 1.21 jonathan #define CLKF_USERMODE(framep) MIPS3_CLKF_USERMODE(framep)
411 1.21 jonathan #endif
412 1.21 jonathan
413 1.58 simonb #if !defined(MIPS3_PLUS) && defined(MIPS1) /* XXX bogus! */
414 1.21 jonathan #define CLKF_USERMODE(framep) MIPS1_CLKF_USERMODE(framep)
415 1.21 jonathan #endif
416 1.21 jonathan
417 1.58 simonb #if defined(MIPS3_PLUS) && defined(MIPS1) /* XXX bogus! */
418 1.21 jonathan #define CLKF_USERMODE(framep) \
419 1.21 jonathan ((CPUISMIPS3) ? MIPS3_CLKF_USERMODE(framep): MIPS1_CLKF_USERMODE(framep))
420 1.18 jonathan #endif
421 1.18 jonathan
422 1.47 thorpej /*
423 1.47 thorpej * This is used during profiling to integrate system time. It can safely
424 1.47 thorpej * assume that the process is resident.
425 1.47 thorpej */
426 1.48 thorpej #define PROC_PC(p) \
427 1.48 thorpej (((struct frame *)(p)->p_md.md_regs)->f_regs[37]) /* XXX PC */
428 1.1 deraadt
429 1.1 deraadt /*
430 1.1 deraadt * Preempt the current process if in interrupt from user mode,
431 1.1 deraadt * or after the current trap/syscall if in system mode.
432 1.1 deraadt */
433 1.82 yamt void cpu_need_resched(struct cpu_info *, int);
434 1.1 deraadt
435 1.1 deraadt /*
436 1.1 deraadt * Give a profiling tick to the current process when the user profiling
437 1.13 jonathan * buffer pages are invalid. On the MIPS, request an ast to send us
438 1.1 deraadt * through trap, marking the proc as needing a profiling tick.
439 1.1 deraadt */
440 1.78 ad #define cpu_need_proftick(l) \
441 1.50 thorpej do { \
442 1.78 ad (l)->l_pflag |= LP_OWEUPC; \
443 1.78 ad aston(l); \
444 1.50 thorpej } while (/*CONSTCOND*/0)
445 1.1 deraadt
446 1.1 deraadt /*
447 1.81 simonb * Notify the current lwp (l) that it has a signal pending,
448 1.1 deraadt * process as soon as possible.
449 1.1 deraadt */
450 1.81 simonb #define cpu_signotify(l) aston(l)
451 1.1 deraadt
452 1.78 ad #define aston(l) ((l)->l_md.md_astpending = 1)
453 1.1 deraadt
454 1.23 thorpej /*
455 1.37 simonb * Misc prototypes and variable declarations.
456 1.23 thorpej */
457 1.70 thorpej struct lwp;
458 1.28 castor struct user;
459 1.37 simonb
460 1.90.16.9 matt extern struct segtab *segbase; /* current segtab base */
461 1.90.16.9 matt extern int mips_poolpage_vmfreelist; /* freelist to allocate poolpages */
462 1.25 jonathan
463 1.90.16.6 matt /* copy.S */
464 1.90.16.6 matt int8_t ufetch_int8(void *);
465 1.90.16.6 matt int16_t ufetch_int16(void *);
466 1.90.16.6 matt int32_t ufetch_int32(void *);
467 1.90.16.6 matt uint8_t ufetch_uint8(void *);
468 1.90.16.6 matt uint16_t ufetch_uint16(void *);
469 1.90.16.6 matt uint32_t ufetch_uint32(void *);
470 1.90.16.6 matt int8_t ufetch_int8_intrsafe(void *);
471 1.90.16.6 matt int16_t ufetch_int16_intrsafe(void *);
472 1.90.16.6 matt int32_t ufetch_int32_intrsafe(void *);
473 1.90.16.6 matt uint8_t ufetch_uint8_intrsafe(void *);
474 1.90.16.6 matt uint16_t ufetch_uint16_intrsafe(void *);
475 1.90.16.6 matt uint32_t ufetch_uint32_intrsafe(void *);
476 1.90.16.6 matt #ifdef _LP64
477 1.90.16.6 matt int64_t ufetch_int64(void *);
478 1.90.16.6 matt uint64_t ufetch_uint64(void *);
479 1.90.16.6 matt int64_t ufetch_int64_intrsafe(void *);
480 1.90.16.6 matt uint64_t ufetch_uint64_intrsafe(void *);
481 1.90.16.6 matt #endif
482 1.90.16.6 matt char ufetch_char(void *);
483 1.90.16.6 matt short ufetch_short(void *);
484 1.90.16.6 matt int ufetch_int(void *);
485 1.90.16.6 matt long ufetch_long(void *);
486 1.90.16.6 matt char ufetch_char_intrsafe(void *);
487 1.90.16.6 matt short ufetch_short_intrsafe(void *);
488 1.90.16.6 matt int ufetch_int_intrsafe(void *);
489 1.90.16.6 matt long ufetch_long_intrsafe(void *);
490 1.90.16.6 matt
491 1.90.16.6 matt u_char ufetch_uchar(void *);
492 1.90.16.6 matt u_short ufetch_ushort(void *);
493 1.90.16.6 matt u_int ufetch_uint(void *);
494 1.90.16.6 matt u_long ufetch_ulong(void *);
495 1.90.16.6 matt u_char ufetch_uchar_intrsafe(void *);
496 1.90.16.6 matt u_short ufetch_ushort_intrsafe(void *);
497 1.90.16.6 matt u_int ufetch_uint_intrsafe(void *);
498 1.90.16.6 matt u_long ufetch_ulong_intrsafe(void *);
499 1.90.16.6 matt void *ufetch_ptr(void *);
500 1.90.16.6 matt
501 1.90.16.6 matt int ustore_int8(void *, int8_t);
502 1.90.16.6 matt int ustore_int16(void *, int16_t);
503 1.90.16.6 matt int ustore_int32(void *, int32_t);
504 1.90.16.6 matt int ustore_uint8(void *, uint8_t);
505 1.90.16.7 matt int ustore_uint16(void *, uint16_t);
506 1.90.16.6 matt int ustore_uint32(void *, uint32_t);
507 1.90.16.6 matt int ustore_int8_intrsafe(void *, int8_t);
508 1.90.16.6 matt int ustore_int16_intrsafe(void *, int16_t);
509 1.90.16.6 matt int ustore_int32_intrsafe(void *, int32_t);
510 1.90.16.6 matt int ustore_uint8_intrsafe(void *, uint8_t);
511 1.90.16.6 matt int ustore_uint16_intrsafe(void *, uint16_t);
512 1.90.16.6 matt int ustore_uint32_intrsafe(void *, uint32_t);
513 1.90.16.6 matt #ifdef _LP64
514 1.90.16.6 matt int ustore_int64(void *, int64_t);
515 1.90.16.6 matt int ustore_uint64(void *, uint64_t);
516 1.90.16.6 matt int ustore_int64_intrsafe(void *, int64_t);
517 1.90.16.6 matt int ustore_uint64_intrsafe(void *, uint64_t);
518 1.90.16.6 matt #endif
519 1.90.16.6 matt int ustore_char(void *, char);
520 1.90.16.6 matt int ustore_char_intrsafe(void *, char);
521 1.90.16.6 matt int ustore_short(void *, short);
522 1.90.16.6 matt int ustore_short_intrsafe(void *, short);
523 1.90.16.6 matt int ustore_int(void *, int);
524 1.90.16.6 matt int ustore_int_intrsafe(void *, int);
525 1.90.16.6 matt int ustore_long(void *, long);
526 1.90.16.6 matt int ustore_long_intrsafe(void *, long);
527 1.90.16.6 matt int ustore_uchar(void *, u_char);
528 1.90.16.6 matt int ustore_uchar_intrsafe(void *, u_char);
529 1.90.16.6 matt int ustore_ushort(void *, u_short);
530 1.90.16.6 matt int ustore_ushort_intrsafe(void *, u_short);
531 1.90.16.6 matt int ustore_uint(void *, u_int);
532 1.90.16.6 matt int ustore_uint_intrsafe(void *, u_int);
533 1.90.16.6 matt int ustore_ulong(void *, u_long);
534 1.90.16.6 matt int ustore_ulong_intrsafe(void *, u_long);
535 1.90.16.6 matt int ustore_ptr(void *, void *);
536 1.90.16.6 matt int ustore_ptr_intrsafe(void *, void *);
537 1.90.16.6 matt
538 1.90.16.6 matt int ustore_uint32_isync(void *, uint32_t);
539 1.90.16.6 matt
540 1.28 castor /* trap.c */
541 1.58 simonb void netintr(void);
542 1.58 simonb int kdbpeek(vaddr_t);
543 1.23 thorpej
544 1.28 castor /* mips_machdep.c */
545 1.90.16.9 matt struct mips_vmfreelist;
546 1.90.16.9 matt struct phys_ram_seg;
547 1.58 simonb void dumpsys(void);
548 1.58 simonb int savectx(struct user *);
549 1.90.16.13 matt void mips_vector_init(void);
550 1.58 simonb void mips_init_msgbuf(void);
551 1.90.16.9 matt void mips_init_lwp0_uarea(void);
552 1.90.16.9 matt void mips_page_physload(vaddr_t, vaddr_t,
553 1.90.16.9 matt const struct phys_ram_seg *, size_t,
554 1.90.16.9 matt const struct mips_vmfreelist *, size_t);
555 1.70 thorpej void savefpregs(struct lwp *);
556 1.70 thorpej void loadfpregs(struct lwp *);
557 1.90.16.13 matt void cpu_identify(device_t);
558 1.90.16.13 matt #ifdef MULTIPROCESSOR
559 1.90.16.13 matt void cpu_boot_secondary_processors(void);
560 1.90.16.13 matt #endif
561 1.13 jonathan
562 1.61 simonb /* locore*.S */
563 1.58 simonb int badaddr(void *, size_t);
564 1.61 simonb int badaddr64(uint64_t, size_t);
565 1.25 jonathan
566 1.33 simonb #endif /* ! _LOCORE */
567 1.28 castor #endif /* _KERNEL */
568 1.1 deraadt #endif /* _CPU_H_ */
569