radeon_kms.c revision 5748e6ec
1de2362d3Smrg/*
2de2362d3Smrg * Copyright © 2009 Red Hat, Inc.
3de2362d3Smrg *
4de2362d3Smrg * Permission is hereby granted, free of charge, to any person obtaining a
5de2362d3Smrg * copy of this software and associated documentation files (the "Software"),
6de2362d3Smrg * to deal in the Software without restriction, including without limitation
7de2362d3Smrg * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8de2362d3Smrg * and/or sell copies of the Software, and to permit persons to whom the
9de2362d3Smrg * Software is furnished to do so, subject to the following conditions:
10de2362d3Smrg *
11de2362d3Smrg * The above copyright notice and this permission notice (including the next
12de2362d3Smrg * paragraph) shall be included in all copies or substantial portions of the
13de2362d3Smrg * Software.
14de2362d3Smrg *
15de2362d3Smrg * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16de2362d3Smrg * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17de2362d3Smrg * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18de2362d3Smrg * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19de2362d3Smrg * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20de2362d3Smrg * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21de2362d3Smrg * SOFTWARE.
22de2362d3Smrg *
23de2362d3Smrg * Authors:
24de2362d3Smrg *    Dave Airlie <airlied@redhat.com>
25de2362d3Smrg *
26de2362d3Smrg */
27de2362d3Smrg#ifdef HAVE_CONFIG_H
28de2362d3Smrg#include "config.h"
29de2362d3Smrg#endif
30de2362d3Smrg
31de2362d3Smrg#include <errno.h>
32de2362d3Smrg#include <sys/ioctl.h>
33de2362d3Smrg/* Driver data structures */
34de2362d3Smrg#include "radeon.h"
358a02c2b0Smrg#include "radeon_bo_helper.h"
36935f1ae0Smrg#include "radeon_drm_queue.h"
37935f1ae0Smrg#include "radeon_glamor.h"
38de2362d3Smrg#include "radeon_reg.h"
39de2362d3Smrg#include "radeon_probe.h"
40de2362d3Smrg#include "micmap.h"
418a02c2b0Smrg#include "mipointrst.h"
42de2362d3Smrg
43de2362d3Smrg#include "radeon_version.h"
44de2362d3Smrg#include "shadow.h"
457203f7a1Smrg#include <xf86Priv.h>
46de2362d3Smrg
47de2362d3Smrg#include "atipciids.h"
48de2362d3Smrg
498a02c2b0Smrg#if HAVE_PRESENT_H
508a02c2b0Smrg#include <present.h>
518a02c2b0Smrg#endif
528a02c2b0Smrg
53de2362d3Smrg/* DPMS */
54de2362d3Smrg#ifdef HAVE_XEXTPROTO_71
55de2362d3Smrg#include <X11/extensions/dpmsconst.h>
56de2362d3Smrg#else
57de2362d3Smrg#define DPMS_SERVER
58de2362d3Smrg#include <X11/extensions/dpms.h>
59de2362d3Smrg#endif
60de2362d3Smrg
617203f7a1Smrg#include <X11/extensions/damageproto.h>
627203f7a1Smrg
63de2362d3Smrg#include "radeon_chipinfo_gen.h"
64de2362d3Smrg
65de2362d3Smrg#include "radeon_bo_gem.h"
66de2362d3Smrg#include "radeon_cs_gem.h"
67de2362d3Smrg#include "radeon_vbo.h"
68de2362d3Smrg
697203f7a1Smrgstatic DevScreenPrivateKeyRec radeon_client_private_key;
708a02c2b0SmrgDevScreenPrivateKeyRec radeon_device_private_key;
717203f7a1Smrg
72de2362d3Smrgextern SymTabRec RADEONChipsets[];
73de2362d3Smrgstatic Bool radeon_setup_kernel_mem(ScreenPtr pScreen);
74de2362d3Smrg
75de2362d3Smrgconst OptionInfoRec RADEONOptions_KMS[] = {
76de2362d3Smrg    { OPTION_ACCEL,          "Accel",            OPTV_BOOLEAN, {0}, FALSE },
77de2362d3Smrg    { OPTION_SW_CURSOR,      "SWcursor",         OPTV_BOOLEAN, {0}, FALSE },
78de2362d3Smrg    { OPTION_PAGE_FLIP,      "EnablePageFlip",   OPTV_BOOLEAN, {0}, FALSE },
79de2362d3Smrg    { OPTION_COLOR_TILING,   "ColorTiling",      OPTV_BOOLEAN, {0}, FALSE },
80de2362d3Smrg    { OPTION_COLOR_TILING_2D,"ColorTiling2D",    OPTV_BOOLEAN, {0}, FALSE },
81de2362d3Smrg    { OPTION_RENDER_ACCEL,   "RenderAccel",      OPTV_BOOLEAN, {0}, FALSE },
82de2362d3Smrg    { OPTION_SUBPIXEL_ORDER, "SubPixelOrder",    OPTV_ANYSTR,  {0}, FALSE },
83de2362d3Smrg#ifdef USE_GLAMOR
84de2362d3Smrg    { OPTION_ACCELMETHOD,    "AccelMethod",      OPTV_STRING,  {0}, FALSE },
85935f1ae0Smrg    { OPTION_SHADOW_PRIMARY, "ShadowPrimary",    OPTV_BOOLEAN, {0}, FALSE },
86de2362d3Smrg#endif
87de2362d3Smrg    { OPTION_EXA_VSYNC,      "EXAVSync",         OPTV_BOOLEAN, {0}, FALSE },
88de2362d3Smrg    { OPTION_EXA_PIXMAPS,    "EXAPixmaps",	 OPTV_BOOLEAN,   {0}, FALSE },
89de2362d3Smrg    { OPTION_ZAPHOD_HEADS,   "ZaphodHeads",      OPTV_STRING,  {0}, FALSE },
90de2362d3Smrg    { OPTION_SWAPBUFFERS_WAIT,"SwapbuffersWait", OPTV_BOOLEAN, {0}, FALSE },
91935f1ae0Smrg    { OPTION_DELETE_DP12,    "DeleteUnusedDP12Displays", OPTV_BOOLEAN, {0}, FALSE},
92935f1ae0Smrg    { OPTION_DRI3,           "DRI3",             OPTV_BOOLEAN, {0}, FALSE },
93935f1ae0Smrg    { OPTION_DRI,            "DRI",              OPTV_INTEGER, {0}, FALSE },
94935f1ae0Smrg    { OPTION_TEAR_FREE,      "TearFree",         OPTV_BOOLEAN, {0}, FALSE },
95de2362d3Smrg    { -1,                    NULL,               OPTV_NONE,    {0}, FALSE }
96de2362d3Smrg};
97de2362d3Smrg
98de2362d3Smrgconst OptionInfoRec *RADEONOptionsWeak(void) { return RADEONOptions_KMS; }
99de2362d3Smrg
100de2362d3Smrgvoid radeon_cs_flush_indirect(ScrnInfoPtr pScrn)
101de2362d3Smrg{
102de2362d3Smrg    RADEONInfoPtr  info = RADEONPTR(pScrn);
103935f1ae0Smrg    struct radeon_accel_state *accel_state;
104de2362d3Smrg    int ret;
105de2362d3Smrg
1067203f7a1Smrg    info->gpu_flushed++;
1077203f7a1Smrg
108935f1ae0Smrg#ifdef USE_GLAMOR
109935f1ae0Smrg    if (info->use_glamor) {
110935f1ae0Smrg	glamor_block_handler(pScrn->pScreen);
111935f1ae0Smrg	return;
112935f1ae0Smrg    }
113935f1ae0Smrg#endif
114935f1ae0Smrg
115de2362d3Smrg    if (!info->cs->cdw)
116de2362d3Smrg	return;
117de2362d3Smrg
118935f1ae0Smrg    accel_state = info->accel_state;
119935f1ae0Smrg
120de2362d3Smrg    /* release the current VBO so we don't block on mapping it later */
121de2362d3Smrg    if (info->accel_state->vbo.vb_offset && info->accel_state->vbo.vb_bo) {
122de2362d3Smrg        radeon_vbo_put(pScrn, &info->accel_state->vbo);
123de2362d3Smrg        info->accel_state->vbo.vb_start_op = -1;
124de2362d3Smrg    }
125de2362d3Smrg
126de2362d3Smrg    /* release the current VBO so we don't block on mapping it later */
127de2362d3Smrg    if (info->accel_state->cbuf.vb_bo) {
128de2362d3Smrg        radeon_vbo_put(pScrn, &info->accel_state->cbuf);
129de2362d3Smrg        info->accel_state->cbuf.vb_start_op = -1;
130de2362d3Smrg    }
131de2362d3Smrg
132de2362d3Smrg    radeon_cs_emit(info->cs);
133de2362d3Smrg    radeon_cs_erase(info->cs);
134de2362d3Smrg
135de2362d3Smrg    if (accel_state->use_vbos)
136de2362d3Smrg        radeon_vbo_flush_bos(pScrn);
137de2362d3Smrg
138de2362d3Smrg    ret = radeon_cs_space_check_with_bo(info->cs,
139de2362d3Smrg					accel_state->vbo.vb_bo,
140de2362d3Smrg					RADEON_GEM_DOMAIN_GTT, 0);
141de2362d3Smrg    if (ret)
142de2362d3Smrg      ErrorF("space check failed in flush\n");
143de2362d3Smrg
144de2362d3Smrg    if (info->reemit_current2d && info->state_2d.op)
145de2362d3Smrg        info->reemit_current2d(pScrn, info->state_2d.op);
146de2362d3Smrg
147de2362d3Smrg    if (info->dri2.enabled) {
148de2362d3Smrg        info->accel_state->XInited3D = FALSE;
149de2362d3Smrg        info->accel_state->engineMode = EXA_ENGINEMODE_UNKNOWN;
150de2362d3Smrg    }
151de2362d3Smrg
152de2362d3Smrg}
153de2362d3Smrg
154de2362d3Smrgvoid radeon_ddx_cs_start(ScrnInfoPtr pScrn,
155de2362d3Smrg			 int n, const char *file,
156de2362d3Smrg			 const char *func, int line)
157de2362d3Smrg{
158de2362d3Smrg    RADEONInfoPtr  info = RADEONPTR(pScrn);
159de2362d3Smrg
160de2362d3Smrg    if (info->cs->cdw + n > info->cs->ndw) {
161de2362d3Smrg	radeon_cs_flush_indirect(pScrn);
162de2362d3Smrg
163de2362d3Smrg    }
164de2362d3Smrg    radeon_cs_begin(info->cs, n, file, func, line);
165de2362d3Smrg}
166de2362d3Smrg
167de2362d3Smrg
168de2362d3Smrgextern _X_EXPORT int gRADEONEntityIndex;
169de2362d3Smrg
170de2362d3Smrgstatic int getRADEONEntityIndex(void)
171de2362d3Smrg{
172de2362d3Smrg    return gRADEONEntityIndex;
173de2362d3Smrg}
174de2362d3Smrg
175de2362d3Smrg
176de2362d3SmrgRADEONEntPtr RADEONEntPriv(ScrnInfoPtr pScrn)
177de2362d3Smrg{
178de2362d3Smrg    DevUnion     *pPriv;
179de2362d3Smrg    RADEONInfoPtr  info   = RADEONPTR(pScrn);
180de2362d3Smrg    pPriv = xf86GetEntityPrivate(info->pEnt->index,
181de2362d3Smrg                                 getRADEONEntityIndex());
182de2362d3Smrg    return pPriv->ptr;
183de2362d3Smrg}
184de2362d3Smrg
185de2362d3Smrg/* Allocate our private RADEONInfoRec */
186de2362d3Smrgstatic Bool RADEONGetRec(ScrnInfoPtr pScrn)
187de2362d3Smrg{
188de2362d3Smrg    if (pScrn->driverPrivate) return TRUE;
189de2362d3Smrg
190de2362d3Smrg    pScrn->driverPrivate = xnfcalloc(sizeof(RADEONInfoRec), 1);
191de2362d3Smrg    return TRUE;
192de2362d3Smrg}
193de2362d3Smrg
194de2362d3Smrg/* Free our private RADEONInfoRec */
195de2362d3Smrgstatic void RADEONFreeRec(ScrnInfoPtr pScrn)
196de2362d3Smrg{
1978a02c2b0Smrg    DevUnion *pPriv;
1988a02c2b0Smrg    RADEONEntPtr pRADEONEnt;
199de2362d3Smrg    RADEONInfoPtr  info;
2008a02c2b0Smrg    EntityInfoPtr pEnt;
201de2362d3Smrg
2028a02c2b0Smrg    if (!pScrn)
2038a02c2b0Smrg	return;
204de2362d3Smrg
205f2b8d91dSmrg    pEnt = xf86GetEntityInfo(pScrn->entityList[pScrn->numEntities - 1]);
206f2b8d91dSmrg    pPriv = xf86GetEntityPrivate(pEnt->index, gRADEONEntityIndex);
207f2b8d91dSmrg    pRADEONEnt = pPriv->ptr;
208f2b8d91dSmrg
209de2362d3Smrg    info = RADEONPTR(pScrn);
2108a02c2b0Smrg    if (info) {
2118a02c2b0Smrg	if (info->fbcon_pixmap)
2128a02c2b0Smrg	    pScrn->pScreen->DestroyPixmap(info->fbcon_pixmap);
213de2362d3Smrg
2148a02c2b0Smrg	if (info->accel_state) {
2158a02c2b0Smrg	    free(info->accel_state);
2168a02c2b0Smrg	    info->accel_state = NULL;
2178a02c2b0Smrg	}
2188a02c2b0Smrg
2192f9bb00cSmrg#ifdef USE_GLAMOR
2202f9bb00cSmrg	if (info->gbm)
2212f9bb00cSmrg	    gbm_device_destroy(info->gbm);
2222f9bb00cSmrg#endif
2232f9bb00cSmrg
224f2b8d91dSmrg	pRADEONEnt->scrn[info->instance_id] = NULL;
225f2b8d91dSmrg	pRADEONEnt->num_scrns--;
2268a02c2b0Smrg	free(pScrn->driverPrivate);
2278a02c2b0Smrg	pScrn->driverPrivate = NULL;
2288a02c2b0Smrg    }
229935f1ae0Smrg
2308a02c2b0Smrg    if (pRADEONEnt->fd > 0) {
231de2362d3Smrg        DevUnion *pPriv;
232de2362d3Smrg        RADEONEntPtr pRADEONEnt;
233de2362d3Smrg        pPriv = xf86GetEntityPrivate(pScrn->entityList[0],
234de2362d3Smrg				     getRADEONEntityIndex());
235de2362d3Smrg
236de2362d3Smrg        pRADEONEnt = pPriv->ptr;
237de2362d3Smrg        pRADEONEnt->fd_ref--;
238de2362d3Smrg        if (!pRADEONEnt->fd_ref) {
239de2362d3Smrg#ifdef XF86_PDEV_SERVER_FD
240de2362d3Smrg            if (!(pRADEONEnt->platform_dev &&
241de2362d3Smrg                    pRADEONEnt->platform_dev->flags & XF86_PDEV_SERVER_FD))
242de2362d3Smrg#endif
243de2362d3Smrg                drmClose(pRADEONEnt->fd);
2448a02c2b0Smrg            free(pPriv->ptr);
2458a02c2b0Smrg            pPriv->ptr = NULL;
246de2362d3Smrg        }
247de2362d3Smrg    }
248de2362d3Smrg
2498a02c2b0Smrg    free(pEnt);
250de2362d3Smrg}
251de2362d3Smrg
252de2362d3Smrgstatic void *
253de2362d3SmrgradeonShadowWindow(ScreenPtr screen, CARD32 row, CARD32 offset, int mode,
254de2362d3Smrg		   CARD32 *size, void *closure)
255de2362d3Smrg{
256de2362d3Smrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(screen);
257de2362d3Smrg    RADEONInfoPtr  info   = RADEONPTR(pScrn);
258de2362d3Smrg    int stride;
259de2362d3Smrg
260de2362d3Smrg    stride = (pScrn->displayWidth * pScrn->bitsPerPixel) / 8;
261de2362d3Smrg    *size = stride;
262de2362d3Smrg
2632f9bb00cSmrg    return ((uint8_t *)info->front_buffer->bo.radeon->ptr + row * stride + offset);
264de2362d3Smrg}
265de2362d3Smrg
266de2362d3Smrgstatic void
267de2362d3SmrgradeonUpdatePacked(ScreenPtr pScreen, shadowBufPtr pBuf)
268de2362d3Smrg{
269de2362d3Smrg    shadowUpdatePacked(pScreen, pBuf);
270de2362d3Smrg}
271de2362d3Smrg
2727203f7a1Smrgstatic Bool
2737203f7a1Smrgcallback_needs_flush(RADEONInfoPtr info, struct radeon_client_priv *client_priv)
2747203f7a1Smrg{
2757203f7a1Smrg    return (int)(client_priv->needs_flush - info->gpu_flushed) > 0;
2767203f7a1Smrg}
2777203f7a1Smrg
2787203f7a1Smrgstatic void
2797203f7a1Smrgradeon_event_callback(CallbackListPtr *list,
2807203f7a1Smrg		      pointer user_data, pointer call_data)
2817203f7a1Smrg{
2827203f7a1Smrg    EventInfoRec *eventinfo = call_data;
2837203f7a1Smrg    ScrnInfoPtr pScrn = user_data;
2847203f7a1Smrg    ScreenPtr pScreen = pScrn->pScreen;
2857203f7a1Smrg    struct radeon_client_priv *client_priv =
2867203f7a1Smrg	dixLookupScreenPrivate(&eventinfo->client->devPrivates,
2877203f7a1Smrg			       &radeon_client_private_key, pScreen);
2887203f7a1Smrg    struct radeon_client_priv *server_priv =
2897203f7a1Smrg	dixLookupScreenPrivate(&serverClient->devPrivates,
2907203f7a1Smrg			       &radeon_client_private_key, pScreen);
2917203f7a1Smrg    RADEONInfoPtr info = RADEONPTR(pScrn);
2927203f7a1Smrg    int i;
2937203f7a1Smrg
2947203f7a1Smrg    if (callback_needs_flush(info, client_priv) ||
2957203f7a1Smrg	callback_needs_flush(info, server_priv))
2967203f7a1Smrg	return;
2977203f7a1Smrg
2987203f7a1Smrg    /* Don't let gpu_flushed get too far ahead of needs_flush, in order
2997203f7a1Smrg     * to prevent false positives in callback_needs_flush()
3007203f7a1Smrg     */
3017203f7a1Smrg    client_priv->needs_flush = info->gpu_flushed;
3027203f7a1Smrg    server_priv->needs_flush = info->gpu_flushed;
3037203f7a1Smrg
3047203f7a1Smrg    for (i = 0; i < eventinfo->count; i++) {
3057203f7a1Smrg	if (eventinfo->events[i].u.u.type == info->callback_event_type) {
3067203f7a1Smrg	    client_priv->needs_flush++;
3077203f7a1Smrg	    server_priv->needs_flush++;
3087203f7a1Smrg	    return;
3097203f7a1Smrg	}
3107203f7a1Smrg    }
3117203f7a1Smrg}
3127203f7a1Smrg
3137203f7a1Smrgstatic void
3147203f7a1Smrgradeon_flush_callback(CallbackListPtr *list,
3157203f7a1Smrg		      pointer user_data, pointer call_data)
3167203f7a1Smrg{
3177203f7a1Smrg    ScrnInfoPtr pScrn = user_data;
3187203f7a1Smrg    ScreenPtr pScreen = pScrn->pScreen;
3197203f7a1Smrg    ClientPtr client = call_data ? call_data : serverClient;
3207203f7a1Smrg    struct radeon_client_priv *client_priv =
3217203f7a1Smrg	dixLookupScreenPrivate(&client->devPrivates,
3227203f7a1Smrg			       &radeon_client_private_key, pScreen);
3237203f7a1Smrg    RADEONInfoPtr info = RADEONPTR(pScrn);
3247203f7a1Smrg
3257203f7a1Smrg    if (pScrn->vtSema && callback_needs_flush(info, client_priv))
3267203f7a1Smrg        radeon_cs_flush_indirect(pScrn);
3277203f7a1Smrg}
3287203f7a1Smrg
329de2362d3Smrgstatic Bool RADEONCreateScreenResources_KMS(ScreenPtr pScreen)
330de2362d3Smrg{
3311090d90aSmrg    ExtensionEntry *damage_ext;
332de2362d3Smrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
333de2362d3Smrg    RADEONInfoPtr  info   = RADEONPTR(pScrn);
334de2362d3Smrg    PixmapPtr pixmap;
335de2362d3Smrg
336de2362d3Smrg    pScreen->CreateScreenResources = info->CreateScreenResources;
337de2362d3Smrg    if (!(*pScreen->CreateScreenResources)(pScreen))
338de2362d3Smrg	return FALSE;
339de2362d3Smrg    pScreen->CreateScreenResources = RADEONCreateScreenResources_KMS;
340de2362d3Smrg
341935f1ae0Smrg    /* Set the RandR primary output if Xorg hasn't */
3427203f7a1Smrg    if (dixPrivateKeyRegistered(rrPrivKey)) {
3437203f7a1Smrg	rrScrPrivPtr rrScrPriv = rrGetScrPriv(pScreen);
3447203f7a1Smrg
3458a02c2b0Smrg	if (!pScreen->isGPU && !rrScrPriv->primaryOutput) {
3467203f7a1Smrg	    xf86CrtcConfigPtr xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
347935f1ae0Smrg
3487203f7a1Smrg	    rrScrPriv->primaryOutput = xf86_config->output[0]->randr_output;
3497203f7a1Smrg	    RROutputChanged(rrScrPriv->primaryOutput, FALSE);
3507203f7a1Smrg	    rrScrPriv->layoutChanged = TRUE;
3517203f7a1Smrg	}
352f2b8d91dSmrg
353f2b8d91dSmrg	drmmode_uevent_init(pScrn, &info->drmmode);
354935f1ae0Smrg    }
355935f1ae0Smrg
3568a02c2b0Smrg    if (!drmmode_set_desired_modes(pScrn, &info->drmmode, pScreen->isGPU))
357de2362d3Smrg	return FALSE;
358de2362d3Smrg
359de2362d3Smrg    if (info->r600_shadow_fb) {
360de2362d3Smrg	pixmap = pScreen->GetScreenPixmap(pScreen);
361de2362d3Smrg
362de2362d3Smrg	if (!shadowAdd(pScreen, pixmap, radeonUpdatePacked,
363de2362d3Smrg		       radeonShadowWindow, 0, NULL))
364de2362d3Smrg	    return FALSE;
365de2362d3Smrg    }
366de2362d3Smrg
367de2362d3Smrg    if (info->dri2.enabled || info->use_glamor) {
3682f9bb00cSmrg	if (info->front_buffer) {
369de2362d3Smrg	    PixmapPtr pPix = pScreen->GetScreenPixmap(pScreen);
3702f9bb00cSmrg	    if (!radeon_set_pixmap_bo(pPix, info->front_buffer))
3717203f7a1Smrg		return FALSE;
3722f9bb00cSmrg
3732f9bb00cSmrg	    if (info->surf_man && !info->use_glamor)
3742f9bb00cSmrg		*radeon_get_pixmap_surface(pPix) = info->front_surface;
375de2362d3Smrg	}
376de2362d3Smrg    }
377de2362d3Smrg
378de2362d3Smrg    if (info->use_glamor)
379de2362d3Smrg	radeon_glamor_create_screen_resources(pScreen);
380de2362d3Smrg
3817203f7a1Smrg    info->callback_event_type = -1;
3828a02c2b0Smrg    if (!pScreen->isGPU && (damage_ext = CheckExtension("DAMAGE"))) {
3837203f7a1Smrg	info->callback_event_type = damage_ext->eventBase + XDamageNotify;
3847203f7a1Smrg
3857203f7a1Smrg	if (!AddCallback(&FlushCallback, radeon_flush_callback, pScrn))
3867203f7a1Smrg	    return FALSE;
3877203f7a1Smrg
3887203f7a1Smrg	if (!AddCallback(&EventCallback, radeon_event_callback, pScrn)) {
3897203f7a1Smrg	    DeleteCallback(&FlushCallback, radeon_flush_callback, pScrn);
3907203f7a1Smrg	    return FALSE;
3917203f7a1Smrg	}
3927203f7a1Smrg
3937203f7a1Smrg	if (!dixRegisterScreenPrivateKey(&radeon_client_private_key, pScreen,
3947203f7a1Smrg					 PRIVATE_CLIENT, sizeof(struct radeon_client_priv))) {
3957203f7a1Smrg	    DeleteCallback(&FlushCallback, radeon_flush_callback, pScrn);
3967203f7a1Smrg	    DeleteCallback(&EventCallback, radeon_event_callback, pScrn);
3977203f7a1Smrg	    return FALSE;
3987203f7a1Smrg	}
3997203f7a1Smrg    }
4007203f7a1Smrg
401de2362d3Smrg    return TRUE;
402de2362d3Smrg}
403de2362d3Smrg
4047203f7a1Smrgstatic Bool
4057203f7a1Smrgradeon_scanout_extents_intersect(xf86CrtcPtr xf86_crtc, BoxPtr extents)
4067203f7a1Smrg{
4071090d90aSmrg    if (xf86_crtc->scrn->is_gpu) {
4081090d90aSmrg	extents->x1 -= xf86_crtc->x;
4091090d90aSmrg	extents->y1 -= xf86_crtc->y;
4101090d90aSmrg	extents->x2 -= xf86_crtc->x;
4111090d90aSmrg	extents->y2 -= xf86_crtc->y;
4128a02c2b0Smrg    } else {
4131090d90aSmrg	extents->x1 -= xf86_crtc->filter_width >> 1;
4141090d90aSmrg	extents->x2 += xf86_crtc->filter_width >> 1;
4151090d90aSmrg	extents->y1 -= xf86_crtc->filter_height >> 1;
4161090d90aSmrg	extents->y2 += xf86_crtc->filter_height >> 1;
4171090d90aSmrg	pixman_f_transform_bounds(&xf86_crtc->f_framebuffer_to_crtc, extents);
4181090d90aSmrg    }
4197203f7a1Smrg
4207203f7a1Smrg    extents->x1 = max(extents->x1, 0);
4217203f7a1Smrg    extents->y1 = max(extents->y1, 0);
4227203f7a1Smrg    extents->x2 = min(extents->x2, xf86_crtc->mode.HDisplay);
4237203f7a1Smrg    extents->y2 = min(extents->y2, xf86_crtc->mode.VDisplay);
4247203f7a1Smrg
4257203f7a1Smrg    return (extents->x1 < extents->x2 && extents->y1 < extents->y2);
4267203f7a1Smrg}
4277203f7a1Smrg
4287203f7a1Smrgstatic RegionPtr
4297203f7a1Smrgtransform_region(RegionPtr region, struct pict_f_transform *transform,
4307203f7a1Smrg		 int w, int h)
4317203f7a1Smrg{
4327203f7a1Smrg	BoxPtr boxes = RegionRects(region);
4337203f7a1Smrg	int nboxes = RegionNumRects(region);
4347203f7a1Smrg	xRectanglePtr rects = malloc(nboxes * sizeof(*rects));
4357203f7a1Smrg	RegionPtr transformed;
4367203f7a1Smrg	int nrects = 0;
4377203f7a1Smrg	BoxRec box;
4387203f7a1Smrg	int i;
4397203f7a1Smrg
4407203f7a1Smrg	for (i = 0; i < nboxes; i++) {
4417203f7a1Smrg		box.x1 = boxes[i].x1;
4427203f7a1Smrg		box.x2 = boxes[i].x2;
4437203f7a1Smrg		box.y1 = boxes[i].y1;
4447203f7a1Smrg		box.y2 = boxes[i].y2;
4457203f7a1Smrg		pixman_f_transform_bounds(transform, &box);
4467203f7a1Smrg
4477203f7a1Smrg		box.x1 = max(box.x1, 0);
4487203f7a1Smrg		box.y1 = max(box.y1, 0);
4497203f7a1Smrg		box.x2 = min(box.x2, w);
4507203f7a1Smrg		box.y2 = min(box.y2, h);
4517203f7a1Smrg		if (box.x1 >= box.x2 || box.y1 >= box.y2)
4527203f7a1Smrg			continue;
4537203f7a1Smrg
4547203f7a1Smrg		rects[nrects].x = box.x1;
4557203f7a1Smrg		rects[nrects].y = box.y1;
4567203f7a1Smrg		rects[nrects].width = box.x2 - box.x1;
4577203f7a1Smrg		rects[nrects].height = box.y2 - box.y1;
4587203f7a1Smrg		nrects++;
4597203f7a1Smrg	}
4607203f7a1Smrg
4617203f7a1Smrg	transformed = RegionFromRects(nrects, rects, CT_UNSORTED);
4627203f7a1Smrg	free(rects);
4637203f7a1Smrg	return transformed;
4647203f7a1Smrg}
4657203f7a1Smrg
4667203f7a1Smrgstatic void
4677203f7a1Smrgradeon_sync_scanout_pixmaps(xf86CrtcPtr xf86_crtc, RegionPtr new_region,
4687203f7a1Smrg			    int scanout_id)
4697203f7a1Smrg{
4707203f7a1Smrg    drmmode_crtc_private_ptr drmmode_crtc = xf86_crtc->driver_private;
4717203f7a1Smrg    DrawablePtr dst = &drmmode_crtc->scanout[scanout_id].pixmap->drawable;
4727203f7a1Smrg    DrawablePtr src = &drmmode_crtc->scanout[scanout_id ^ 1].pixmap->drawable;
4737203f7a1Smrg    RegionPtr last_region = &drmmode_crtc->scanout_last_region;
4747203f7a1Smrg    ScrnInfoPtr scrn = xf86_crtc->scrn;
4757203f7a1Smrg    ScreenPtr pScreen = scrn->pScreen;
4767203f7a1Smrg    RADEONInfoPtr info = RADEONPTR(scrn);
4777203f7a1Smrg    RegionRec remaining;
4787203f7a1Smrg    RegionPtr sync_region = NULL;
4797203f7a1Smrg    BoxRec extents;
4807203f7a1Smrg    Bool force;
4817203f7a1Smrg    GCPtr gc;
4827203f7a1Smrg
4837203f7a1Smrg    if (RegionNil(last_region))
4847203f7a1Smrg	return;
4857203f7a1Smrg
4867203f7a1Smrg    RegionNull(&remaining);
4877203f7a1Smrg    RegionSubtract(&remaining, last_region, new_region);
4887203f7a1Smrg    if (RegionNil(&remaining))
4897203f7a1Smrg	goto uninit;
4907203f7a1Smrg
4917203f7a1Smrg    extents = *RegionExtents(&remaining);
4927203f7a1Smrg    if (!radeon_scanout_extents_intersect(xf86_crtc, &extents))
4937203f7a1Smrg	goto uninit;
4947203f7a1Smrg
4957203f7a1Smrg    if (xf86_crtc->driverIsPerformingTransform) {
4967203f7a1Smrg	sync_region = transform_region(&remaining,
4977203f7a1Smrg				       &xf86_crtc->f_framebuffer_to_crtc,
4987203f7a1Smrg				       dst->width, dst->height);
4998a02c2b0Smrg    } else {
5007203f7a1Smrg	sync_region = RegionDuplicate(&remaining);
5017203f7a1Smrg	RegionTranslate(sync_region, -xf86_crtc->x, -xf86_crtc->y);
5027203f7a1Smrg    }
5037203f7a1Smrg
5047203f7a1Smrg    force = info->accel_state->force;
5057203f7a1Smrg    info->accel_state->force = TRUE;
5067203f7a1Smrg
5077203f7a1Smrg    gc = GetScratchGC(dst->depth, pScreen);
5087203f7a1Smrg    if (gc) {
5097203f7a1Smrg	gc->funcs->ChangeClip(gc, CT_REGION, sync_region, 0);
5101090d90aSmrg	ValidateGC(dst, gc);
5117203f7a1Smrg	sync_region = NULL;
5127203f7a1Smrg	gc->ops->CopyArea(src, dst, gc, 0, 0, dst->width, dst->height, 0, 0);
5137203f7a1Smrg	FreeScratchGC(gc);
5147203f7a1Smrg    }
5157203f7a1Smrg
5167203f7a1Smrg    info->accel_state->force = force;
5177203f7a1Smrg
5187203f7a1Smrg uninit:
5197203f7a1Smrg    if (sync_region)
5207203f7a1Smrg	RegionDestroy(sync_region);
5217203f7a1Smrg    RegionUninit(&remaining);
5227203f7a1Smrg}
5237203f7a1Smrg
5248a02c2b0Smrgstatic void
5258a02c2b0Smrgradeon_scanout_flip_abort(xf86CrtcPtr crtc, void *event_data)
5268a02c2b0Smrg{
5278a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(crtc->scrn);
5288a02c2b0Smrg    drmmode_crtc_private_ptr drmmode_crtc = crtc->driver_private;
529f2b8d91dSmrg    struct drmmode_fb *fb = event_data;
5308a02c2b0Smrg
5312f9bb00cSmrg    drmmode_crtc->scanout_update_pending = 0;
532f2b8d91dSmrg
533f2b8d91dSmrg    if (drmmode_crtc->flip_pending == fb) {
534f2b8d91dSmrg	drmmode_fb_reference(pRADEONEnt->fd, &drmmode_crtc->flip_pending,
535f2b8d91dSmrg			     NULL);
536f2b8d91dSmrg    }
5378a02c2b0Smrg}
5388a02c2b0Smrg
5398a02c2b0Smrgstatic void
5408a02c2b0Smrgradeon_scanout_flip_handler(xf86CrtcPtr crtc, uint32_t msc, uint64_t usec,
5418a02c2b0Smrg				  void *event_data)
5428a02c2b0Smrg{
5438a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(crtc->scrn);
5448a02c2b0Smrg    drmmode_crtc_private_ptr drmmode_crtc = crtc->driver_private;
545f2b8d91dSmrg    struct drmmode_fb *fb = event_data;
5468a02c2b0Smrg
547f2b8d91dSmrg    drmmode_fb_reference(pRADEONEnt->fd, &drmmode_crtc->fb, fb);
5488a02c2b0Smrg    radeon_scanout_flip_abort(crtc, event_data);
5498a02c2b0Smrg}
5508a02c2b0Smrg
5517203f7a1Smrg
5527203f7a1Smrgstatic RegionPtr
5537203f7a1Smrgdirty_region(PixmapDirtyUpdatePtr dirty)
5547203f7a1Smrg{
5557203f7a1Smrg	RegionPtr damageregion = DamageRegion(dirty->damage);
5567203f7a1Smrg	RegionPtr dstregion;
5577203f7a1Smrg
5587203f7a1Smrg#ifdef HAS_DIRTYTRACKING_ROTATION
5597203f7a1Smrg	if (dirty->rotation != RR_Rotate_0) {
5607203f7a1Smrg		dstregion = transform_region(damageregion,
5617203f7a1Smrg					     &dirty->f_inverse,
5627203f7a1Smrg					     dirty->slave_dst->drawable.width,
5637203f7a1Smrg					     dirty->slave_dst->drawable.height);
5647203f7a1Smrg	} else
5657203f7a1Smrg#endif
5667203f7a1Smrg	{
5677203f7a1Smrg	    RegionRec pixregion;
5687203f7a1Smrg
5697203f7a1Smrg	    dstregion = RegionDuplicate(damageregion);
5707203f7a1Smrg	    RegionTranslate(dstregion, -dirty->x, -dirty->y);
5717203f7a1Smrg	    PixmapRegionInit(&pixregion, dirty->slave_dst);
5727203f7a1Smrg	    RegionIntersect(dstregion, dstregion, &pixregion);
5737203f7a1Smrg	    RegionUninit(&pixregion);
5747203f7a1Smrg	}
5757203f7a1Smrg
5767203f7a1Smrg	return dstregion;
5777203f7a1Smrg}
5787203f7a1Smrg
579de2362d3Smrgstatic void
5807203f7a1Smrgredisplay_dirty(PixmapDirtyUpdatePtr dirty, RegionPtr region)
581de2362d3Smrg{
5828a02c2b0Smrg	ScrnInfoPtr src_scrn =
5838a02c2b0Smrg		xf86ScreenToScrn(radeon_dirty_src_drawable(dirty)->pScreen);
5847203f7a1Smrg
5857203f7a1Smrg	if (RegionNil(region))
5867203f7a1Smrg		goto out;
5877203f7a1Smrg
5887203f7a1Smrg	if (dirty->slave_dst->master_pixmap)
5897203f7a1Smrg	    DamageRegionAppend(&dirty->slave_dst->drawable, region);
590de2362d3Smrg
5915f74fd6dSmrg#ifdef HAS_DIRTYTRACKING_ROTATION
5925f74fd6dSmrg	PixmapSyncDirtyHelper(dirty);
5935f74fd6dSmrg#else
5947203f7a1Smrg	PixmapSyncDirtyHelper(dirty, region);
5955f74fd6dSmrg#endif
596de2362d3Smrg
5978a02c2b0Smrg	radeon_cs_flush_indirect(src_scrn);
5987203f7a1Smrg	if (dirty->slave_dst->master_pixmap)
5997203f7a1Smrg	    DamageRegionProcessPending(&dirty->slave_dst->drawable);
6007203f7a1Smrg
6017203f7a1Smrgout:
6027203f7a1Smrg	DamageEmpty(dirty->damage);
603de2362d3Smrg}
604de2362d3Smrg
605de2362d3Smrgstatic void
6067203f7a1Smrgradeon_prime_scanout_update_abort(xf86CrtcPtr crtc, void *event_data)
607de2362d3Smrg{
6087203f7a1Smrg    drmmode_crtc_private_ptr drmmode_crtc = crtc->driver_private;
609de2362d3Smrg
6102f9bb00cSmrg    drmmode_crtc->scanout_update_pending = 0;
6117203f7a1Smrg}
612de2362d3Smrg
6137203f7a1Smrgvoid
6147203f7a1Smrgradeon_sync_shared_pixmap(PixmapDirtyUpdatePtr dirty)
6157203f7a1Smrg{
6168a02c2b0Smrg    ScreenPtr master_screen = radeon_dirty_master(dirty);
6177203f7a1Smrg    PixmapDirtyUpdatePtr ent;
6187203f7a1Smrg    RegionPtr region;
6197203f7a1Smrg
6207203f7a1Smrg    xorg_list_for_each_entry(ent, &master_screen->pixmap_dirty_list, ent) {
6218a02c2b0Smrg	if (!radeon_dirty_src_equals(dirty, ent->slave_dst))
6227203f7a1Smrg	    continue;
6237203f7a1Smrg
6247203f7a1Smrg	region = dirty_region(ent);
6257203f7a1Smrg	redisplay_dirty(ent, region);
6267203f7a1Smrg	RegionDestroy(region);
6277203f7a1Smrg    }
628de2362d3Smrg}
6297203f7a1Smrg
6307203f7a1Smrg
6317203f7a1Smrg#if HAS_SYNC_SHARED_PIXMAP
632de2362d3Smrg
633935f1ae0Smrgstatic Bool
6347203f7a1Smrgmaster_has_sync_shared_pixmap(ScrnInfoPtr scrn, PixmapDirtyUpdatePtr dirty)
635935f1ae0Smrg{
6368a02c2b0Smrg    ScreenPtr master_screen = radeon_dirty_master(dirty);
6377203f7a1Smrg
6382f9bb00cSmrg    return !!master_screen->SyncSharedPixmap;
6397203f7a1Smrg}
6407203f7a1Smrg
6417203f7a1Smrgstatic Bool
6427203f7a1Smrgslave_has_sync_shared_pixmap(ScrnInfoPtr scrn, PixmapDirtyUpdatePtr dirty)
6437203f7a1Smrg{
6447203f7a1Smrg    ScreenPtr slave_screen = dirty->slave_dst->drawable.pScreen;
6457203f7a1Smrg
6462f9bb00cSmrg    return !!slave_screen->SyncSharedPixmap;
6477203f7a1Smrg}
6487203f7a1Smrg
6497203f7a1Smrgstatic void
6507203f7a1Smrgcall_sync_shared_pixmap(PixmapDirtyUpdatePtr dirty)
6517203f7a1Smrg{
6528a02c2b0Smrg    ScreenPtr master_screen = radeon_dirty_master(dirty);
6537203f7a1Smrg
6547203f7a1Smrg    master_screen->SyncSharedPixmap(dirty);
6557203f7a1Smrg}
6567203f7a1Smrg
6577203f7a1Smrg#else /* !HAS_SYNC_SHARED_PIXMAP */
6587203f7a1Smrg
6597203f7a1Smrgstatic Bool
6607203f7a1Smrgmaster_has_sync_shared_pixmap(ScrnInfoPtr scrn, PixmapDirtyUpdatePtr dirty)
6617203f7a1Smrg{
6628a02c2b0Smrg    ScrnInfoPtr master_scrn = xf86ScreenToScrn(radeon_dirty_master(dirty));
6637203f7a1Smrg
6647203f7a1Smrg    return master_scrn->driverName == scrn->driverName;
6657203f7a1Smrg}
6667203f7a1Smrg
6677203f7a1Smrgstatic Bool
6687203f7a1Smrgslave_has_sync_shared_pixmap(ScrnInfoPtr scrn, PixmapDirtyUpdatePtr dirty)
6697203f7a1Smrg{
6707203f7a1Smrg    ScrnInfoPtr slave_scrn = xf86ScreenToScrn(dirty->slave_dst->drawable.pScreen);
6717203f7a1Smrg
6727203f7a1Smrg    return slave_scrn->driverName == scrn->driverName;
6737203f7a1Smrg}
6747203f7a1Smrg
6757203f7a1Smrgstatic void
6767203f7a1Smrgcall_sync_shared_pixmap(PixmapDirtyUpdatePtr dirty)
6777203f7a1Smrg{
6787203f7a1Smrg    radeon_sync_shared_pixmap(dirty);
6797203f7a1Smrg}
6807203f7a1Smrg
6817203f7a1Smrg#endif /* HAS_SYNC_SHARED_PIXMAPS */
6827203f7a1Smrg
6837203f7a1Smrg
6841090d90aSmrgstatic xf86CrtcPtr
6851090d90aSmrgradeon_prime_dirty_to_crtc(PixmapDirtyUpdatePtr dirty)
6861090d90aSmrg{
6871090d90aSmrg    ScreenPtr screen = dirty->slave_dst->drawable.pScreen;
6881090d90aSmrg    ScrnInfoPtr scrn = xf86ScreenToScrn(screen);
6891090d90aSmrg    xf86CrtcConfigPtr xf86_config = XF86_CRTC_CONFIG_PTR(scrn);
6901090d90aSmrg    int c;
6911090d90aSmrg
6921090d90aSmrg    /* Find the CRTC which is scanning out from this slave pixmap */
6931090d90aSmrg    for (c = 0; c < xf86_config->num_crtc; c++) {
6941090d90aSmrg	xf86CrtcPtr xf86_crtc = xf86_config->crtc[c];
6951090d90aSmrg	drmmode_crtc_private_ptr drmmode_crtc = xf86_crtc->driver_private;
6961090d90aSmrg
6978a02c2b0Smrg	if (radeon_dirty_src_equals(dirty, drmmode_crtc->prime_scanout_pixmap))
6981090d90aSmrg	    return xf86_crtc;
6991090d90aSmrg    }
7001090d90aSmrg
7011090d90aSmrg    return NULL;
7021090d90aSmrg}
7031090d90aSmrg
7047203f7a1Smrgstatic Bool
7057203f7a1Smrgradeon_prime_scanout_do_update(xf86CrtcPtr crtc, unsigned scanout_id)
7067203f7a1Smrg{
7077203f7a1Smrg    ScrnInfoPtr scrn = crtc->scrn;
7087203f7a1Smrg    ScreenPtr screen = scrn->pScreen;
7097203f7a1Smrg    drmmode_crtc_private_ptr drmmode_crtc = crtc->driver_private;
7107203f7a1Smrg    PixmapDirtyUpdatePtr dirty;
7117203f7a1Smrg    Bool ret = FALSE;
7127203f7a1Smrg
7137203f7a1Smrg    xorg_list_for_each_entry(dirty, &screen->pixmap_dirty_list, ent) {
7148a02c2b0Smrg	if (radeon_dirty_src_equals(dirty, drmmode_crtc->prime_scanout_pixmap)) {
7157203f7a1Smrg	    RegionPtr region;
7167203f7a1Smrg
7177203f7a1Smrg	    if (master_has_sync_shared_pixmap(scrn, dirty))
7187203f7a1Smrg		call_sync_shared_pixmap(dirty);
7197203f7a1Smrg
7207203f7a1Smrg	    region = dirty_region(dirty);
7217203f7a1Smrg	    if (RegionNil(region))
7227203f7a1Smrg		goto destroy;
7237203f7a1Smrg
7241090d90aSmrg	    if (drmmode_crtc->tear_free) {
7257203f7a1Smrg		RegionTranslate(region, crtc->x, crtc->y);
7267203f7a1Smrg		radeon_sync_scanout_pixmaps(crtc, region, scanout_id);
7277203f7a1Smrg		radeon_cs_flush_indirect(scrn);
7287203f7a1Smrg		RegionCopy(&drmmode_crtc->scanout_last_region, region);
7297203f7a1Smrg		RegionTranslate(region, -crtc->x, -crtc->y);
7307203f7a1Smrg		dirty->slave_dst = drmmode_crtc->scanout[scanout_id].pixmap;
7317203f7a1Smrg	    }
7327203f7a1Smrg
7337203f7a1Smrg	    redisplay_dirty(dirty, region);
7347203f7a1Smrg	    ret = TRUE;
7357203f7a1Smrg	destroy:
7367203f7a1Smrg	    RegionDestroy(region);
7377203f7a1Smrg	    break;
7387203f7a1Smrg	}
739935f1ae0Smrg    }
740935f1ae0Smrg
7417203f7a1Smrg    return ret;
7427203f7a1Smrg}
7437203f7a1Smrg
7441090d90aSmrgstatic void
7457203f7a1Smrgradeon_prime_scanout_update_handler(xf86CrtcPtr crtc, uint32_t frame, uint64_t usec,
7467203f7a1Smrg				    void *event_data)
7477203f7a1Smrg{
7487203f7a1Smrg    drmmode_crtc_private_ptr drmmode_crtc = crtc->driver_private;
7497203f7a1Smrg
7507203f7a1Smrg    radeon_prime_scanout_do_update(crtc, 0);
7512f9bb00cSmrg    drmmode_crtc->scanout_update_pending = 0;
7527203f7a1Smrg}
7537203f7a1Smrg
7547203f7a1Smrgstatic void
7557203f7a1Smrgradeon_prime_scanout_update(PixmapDirtyUpdatePtr dirty)
7567203f7a1Smrg{
7577203f7a1Smrg    ScreenPtr screen = dirty->slave_dst->drawable.pScreen;
7587203f7a1Smrg    ScrnInfoPtr scrn = xf86ScreenToScrn(screen);
759f2b8d91dSmrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn);
7601090d90aSmrg    xf86CrtcPtr xf86_crtc = radeon_prime_dirty_to_crtc(dirty);
7611090d90aSmrg    drmmode_crtc_private_ptr drmmode_crtc;
7627203f7a1Smrg    uintptr_t drm_queue_seq;
7637203f7a1Smrg
7641090d90aSmrg    if (!xf86_crtc || !xf86_crtc->enabled)
7651090d90aSmrg	return;
7667203f7a1Smrg
7671090d90aSmrg    drmmode_crtc = xf86_crtc->driver_private;
7681090d90aSmrg    if (drmmode_crtc->scanout_update_pending ||
7698a02c2b0Smrg	!drmmode_crtc->scanout[drmmode_crtc->scanout_id].pixmap ||
7708a02c2b0Smrg	drmmode_crtc->dpms_mode != DPMSModeOn)
7717203f7a1Smrg	return;
7727203f7a1Smrg
7737203f7a1Smrg    drm_queue_seq = radeon_drm_queue_alloc(xf86_crtc,
7747203f7a1Smrg					   RADEON_DRM_QUEUE_CLIENT_DEFAULT,
7757203f7a1Smrg					   RADEON_DRM_QUEUE_ID_DEFAULT, NULL,
7767203f7a1Smrg					   radeon_prime_scanout_update_handler,
777f2b8d91dSmrg					   radeon_prime_scanout_update_abort,
778f2b8d91dSmrg					   FALSE);
7797203f7a1Smrg    if (drm_queue_seq == RADEON_DRM_QUEUE_ERROR) {
7807203f7a1Smrg	xf86DrvMsg(scrn->scrnIndex, X_WARNING,
7817203f7a1Smrg		   "radeon_drm_queue_alloc failed for PRIME update\n");
782f2b8d91dSmrg	radeon_prime_scanout_update_handler(xf86_crtc, 0, 0, NULL);
7837203f7a1Smrg	return;
7847203f7a1Smrg    }
7857203f7a1Smrg
786f2b8d91dSmrg    drmmode_crtc->scanout_update_pending = drm_queue_seq;
787f2b8d91dSmrg
7888a02c2b0Smrg    if (!drmmode_wait_vblank(xf86_crtc, DRM_VBLANK_RELATIVE | DRM_VBLANK_EVENT,
7898a02c2b0Smrg			     1, drm_queue_seq, NULL, NULL)) {
790f2b8d91dSmrg	if (!(drmmode_crtc->scanout_status & DRMMODE_SCANOUT_VBLANK_FAILED)) {
791f2b8d91dSmrg	    xf86DrvMsg(scrn->scrnIndex, X_WARNING,
792f2b8d91dSmrg		       "drmmode_wait_vblank failed for PRIME update: %s\n",
793f2b8d91dSmrg		       strerror(errno));
794f2b8d91dSmrg	    drmmode_crtc->scanout_status |= DRMMODE_SCANOUT_VBLANK_FAILED;
795f2b8d91dSmrg	}
796f2b8d91dSmrg
797f2b8d91dSmrg	drmmode_crtc->drmmode->event_context.vblank_handler(pRADEONEnt->fd,
798f2b8d91dSmrg							    0, 0, 0,
799f2b8d91dSmrg							    (void*)drm_queue_seq);
800f2b8d91dSmrg	drmmode_crtc->wait_flip_nesting_level++;
801f2b8d91dSmrg	radeon_drm_queue_handle_deferred(xf86_crtc);
8027203f7a1Smrg	return;
8037203f7a1Smrg    }
8047203f7a1Smrg
805f2b8d91dSmrg    if (drmmode_crtc->scanout_status ==
806f2b8d91dSmrg	(DRMMODE_SCANOUT_FLIP_FAILED | DRMMODE_SCANOUT_VBLANK_FAILED)) {
807f2b8d91dSmrg	/* The page flip and vblank ioctls failed before, but the vblank
808f2b8d91dSmrg	 * ioctl is working again, so we can try re-enabling TearFree
809f2b8d91dSmrg	 */
810f2b8d91dSmrg	xf86_crtc->funcs->set_mode_major(xf86_crtc, &xf86_crtc->mode,
811f2b8d91dSmrg					 xf86_crtc->rotation,
812f2b8d91dSmrg					 xf86_crtc->x, xf86_crtc->y);
813f2b8d91dSmrg    }
814f2b8d91dSmrg
815f2b8d91dSmrg    drmmode_crtc->scanout_status &= ~DRMMODE_SCANOUT_VBLANK_FAILED;
8167203f7a1Smrg}
8177203f7a1Smrg
8187203f7a1Smrgstatic void
8197203f7a1Smrgradeon_prime_scanout_flip(PixmapDirtyUpdatePtr ent)
8207203f7a1Smrg{
8217203f7a1Smrg    ScreenPtr screen = ent->slave_dst->drawable.pScreen;
8227203f7a1Smrg    ScrnInfoPtr scrn = xf86ScreenToScrn(screen);
8231090d90aSmrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn);
8241090d90aSmrg    xf86CrtcPtr crtc = radeon_prime_dirty_to_crtc(ent);
8251090d90aSmrg    drmmode_crtc_private_ptr drmmode_crtc;
8267203f7a1Smrg    uintptr_t drm_queue_seq;
8277203f7a1Smrg    unsigned scanout_id;
828f2b8d91dSmrg    struct drmmode_fb *fb;
8297203f7a1Smrg
8301090d90aSmrg    if (!crtc || !crtc->enabled)
8311090d90aSmrg	return;
8327203f7a1Smrg
8331090d90aSmrg    drmmode_crtc = crtc->driver_private;
834f2b8d91dSmrg    scanout_id = drmmode_crtc->scanout_id ^ 1;
8351090d90aSmrg    if (drmmode_crtc->scanout_update_pending ||
836f2b8d91dSmrg	!drmmode_crtc->scanout[scanout_id].pixmap ||
8378a02c2b0Smrg	drmmode_crtc->dpms_mode != DPMSModeOn)
8387203f7a1Smrg	return;
8397203f7a1Smrg
8407203f7a1Smrg    if (!radeon_prime_scanout_do_update(crtc, scanout_id))
8417203f7a1Smrg	return;
8427203f7a1Smrg
843f2b8d91dSmrg    fb = radeon_pixmap_get_fb(drmmode_crtc->scanout[scanout_id].pixmap);
844f2b8d91dSmrg    if (!fb) {
845f2b8d91dSmrg	xf86DrvMsg(scrn->scrnIndex, X_WARNING,
846f2b8d91dSmrg		   "Failed to get FB for PRIME flip.\n");
847f2b8d91dSmrg	return;
848f2b8d91dSmrg    }
849f2b8d91dSmrg
8507203f7a1Smrg    drm_queue_seq = radeon_drm_queue_alloc(crtc,
8517203f7a1Smrg					   RADEON_DRM_QUEUE_CLIENT_DEFAULT,
852f2b8d91dSmrg					   RADEON_DRM_QUEUE_ID_DEFAULT, fb,
8538a02c2b0Smrg					   radeon_scanout_flip_handler,
854f2b8d91dSmrg					   radeon_scanout_flip_abort, TRUE);
8557203f7a1Smrg    if (drm_queue_seq == RADEON_DRM_QUEUE_ERROR) {
8567203f7a1Smrg	xf86DrvMsg(scrn->scrnIndex, X_WARNING,
8577203f7a1Smrg		   "Allocating DRM event queue entry failed for PRIME flip.\n");
8587203f7a1Smrg	return;
8597203f7a1Smrg    }
8607203f7a1Smrg
861f2b8d91dSmrg    if (drmmode_page_flip_target_relative(pRADEONEnt, drmmode_crtc,
862f2b8d91dSmrg					  fb->handle, 0, drm_queue_seq, 1)
863f2b8d91dSmrg	!= 0) {
864f2b8d91dSmrg	if (!(drmmode_crtc->scanout_status & DRMMODE_SCANOUT_FLIP_FAILED)) {
865f2b8d91dSmrg	    xf86DrvMsg(scrn->scrnIndex, X_WARNING,
866f2b8d91dSmrg		       "flip queue failed in %s: %s, TearFree inactive\n",
867f2b8d91dSmrg		       __func__, strerror(errno));
868f2b8d91dSmrg	    drmmode_crtc->scanout_status |= DRMMODE_SCANOUT_FLIP_FAILED;
869f2b8d91dSmrg	}
870f2b8d91dSmrg
8718a02c2b0Smrg	radeon_drm_abort_entry(drm_queue_seq);
8728a02c2b0Smrg	return;
8738a02c2b0Smrg    }
8748a02c2b0Smrg
875f2b8d91dSmrg    if (drmmode_crtc->scanout_status & DRMMODE_SCANOUT_FLIP_FAILED) {
876f2b8d91dSmrg	xf86DrvMsg(scrn->scrnIndex, X_INFO, "TearFree active again\n");
877f2b8d91dSmrg	drmmode_crtc->scanout_status &= ~DRMMODE_SCANOUT_FLIP_FAILED;
8787203f7a1Smrg    }
8797203f7a1Smrg
8807203f7a1Smrg    drmmode_crtc->scanout_id = scanout_id;
8812f9bb00cSmrg    drmmode_crtc->scanout_update_pending = drm_queue_seq;
882f2b8d91dSmrg    drmmode_fb_reference(pRADEONEnt->fd, &drmmode_crtc->flip_pending, fb);
8837203f7a1Smrg}
8847203f7a1Smrg
8857203f7a1Smrgstatic void
8867203f7a1Smrgradeon_dirty_update(ScrnInfoPtr scrn)
8877203f7a1Smrg{
8887203f7a1Smrg	ScreenPtr screen = scrn->pScreen;
8897203f7a1Smrg	PixmapDirtyUpdatePtr ent;
8907203f7a1Smrg	RegionPtr region;
8917203f7a1Smrg
8927203f7a1Smrg	xorg_list_for_each_entry(ent, &screen->pixmap_dirty_list, ent) {
8937203f7a1Smrg		if (screen->isGPU) {
8947203f7a1Smrg			PixmapDirtyUpdatePtr region_ent = ent;
8957203f7a1Smrg
8967203f7a1Smrg			if (master_has_sync_shared_pixmap(scrn, ent)) {
8978a02c2b0Smrg				ScreenPtr master_screen = radeon_dirty_master(ent);
8987203f7a1Smrg
8997203f7a1Smrg				xorg_list_for_each_entry(region_ent, &master_screen->pixmap_dirty_list, ent) {
9008a02c2b0Smrg					if (radeon_dirty_src_equals(ent, region_ent->slave_dst))
9017203f7a1Smrg						break;
9027203f7a1Smrg				}
9037203f7a1Smrg			}
9047203f7a1Smrg
9057203f7a1Smrg			region = dirty_region(region_ent);
9067203f7a1Smrg
9077203f7a1Smrg			if (RegionNotEmpty(region)) {
9081090d90aSmrg				xf86CrtcPtr crtc = radeon_prime_dirty_to_crtc(ent);
9091090d90aSmrg				drmmode_crtc_private_ptr drmmode_crtc = NULL;
9101090d90aSmrg
9111090d90aSmrg				if (crtc)
9121090d90aSmrg				    drmmode_crtc = crtc->driver_private;
9131090d90aSmrg
9141090d90aSmrg				if (drmmode_crtc && drmmode_crtc->tear_free)
9157203f7a1Smrg					radeon_prime_scanout_flip(ent);
9167203f7a1Smrg				else
9177203f7a1Smrg					radeon_prime_scanout_update(ent);
9187203f7a1Smrg			} else {
9197203f7a1Smrg				DamageEmpty(region_ent->damage);
9207203f7a1Smrg			}
9217203f7a1Smrg
9227203f7a1Smrg			RegionDestroy(region);
9237203f7a1Smrg		} else {
9247203f7a1Smrg			if (slave_has_sync_shared_pixmap(scrn, ent))
9257203f7a1Smrg				continue;
9267203f7a1Smrg
9277203f7a1Smrg			region = dirty_region(ent);
9287203f7a1Smrg			redisplay_dirty(ent, region);
9297203f7a1Smrg			RegionDestroy(region);
9307203f7a1Smrg		}
9317203f7a1Smrg	}
932935f1ae0Smrg}
9338a02c2b0Smrg
934935f1ae0Smrg
9351090d90aSmrgBool
9368a02c2b0Smrgradeon_scanout_do_update(xf86CrtcPtr xf86_crtc, int scanout_id,
9372f9bb00cSmrg			 PixmapPtr src_pix, BoxRec extents)
938935f1ae0Smrg{
939935f1ae0Smrg    drmmode_crtc_private_ptr drmmode_crtc = xf86_crtc->driver_private;
9402f9bb00cSmrg    RegionRec region = { .extents = extents, .data = NULL };
9417203f7a1Smrg    ScrnInfoPtr scrn = xf86_crtc->scrn;
9427203f7a1Smrg    ScreenPtr pScreen = scrn->pScreen;
9437203f7a1Smrg    RADEONInfoPtr info = RADEONPTR(scrn);
944935f1ae0Smrg    DrawablePtr pDraw;
945935f1ae0Smrg    Bool force;
946935f1ae0Smrg
947935f1ae0Smrg    if (!xf86_crtc->enabled ||
9488a02c2b0Smrg	!drmmode_crtc->scanout[scanout_id].pixmap ||
9492f9bb00cSmrg	extents.x1 >= extents.x2 || extents.y1 >= extents.y2)
950935f1ae0Smrg	return FALSE;
951935f1ae0Smrg
952935f1ae0Smrg    pDraw = &drmmode_crtc->scanout[scanout_id].pixmap->drawable;
9532f9bb00cSmrg    if (!radeon_scanout_extents_intersect(xf86_crtc, &extents))
954935f1ae0Smrg	return FALSE;
955935f1ae0Smrg
9561090d90aSmrg    if (drmmode_crtc->tear_free) {
9578a02c2b0Smrg	radeon_sync_scanout_pixmaps(xf86_crtc, &region, scanout_id);
9588a02c2b0Smrg	RegionCopy(&drmmode_crtc->scanout_last_region, &region);
9597203f7a1Smrg    }
9607203f7a1Smrg
961935f1ae0Smrg    force = info->accel_state->force;
962935f1ae0Smrg    info->accel_state->force = TRUE;
963935f1ae0Smrg
964935f1ae0Smrg    if (xf86_crtc->driverIsPerformingTransform) {
965935f1ae0Smrg	SourceValidateProcPtr SourceValidate = pScreen->SourceValidate;
966935f1ae0Smrg	PictFormatPtr format = PictureWindowFormat(pScreen->root);
967935f1ae0Smrg	int error;
968935f1ae0Smrg	PicturePtr src, dst;
969935f1ae0Smrg
9708a02c2b0Smrg	src = CreatePicture(None, &src_pix->drawable, format, 0L, NULL,
9718a02c2b0Smrg			    serverClient, &error);
972935f1ae0Smrg	if (!src) {
973935f1ae0Smrg	    ErrorF("Failed to create source picture for transformed scanout "
974935f1ae0Smrg		   "update\n");
975935f1ae0Smrg	    goto out;
976935f1ae0Smrg	}
977935f1ae0Smrg
978935f1ae0Smrg	dst = CreatePicture(None, pDraw, format, 0L, NULL, serverClient, &error);
979935f1ae0Smrg	if (!dst) {
980935f1ae0Smrg	    ErrorF("Failed to create destination picture for transformed scanout "
981935f1ae0Smrg		   "update\n");
982935f1ae0Smrg	    goto free_src;
983935f1ae0Smrg	}
984935f1ae0Smrg
985935f1ae0Smrg	error = SetPictureTransform(src, &xf86_crtc->crtc_to_framebuffer);
986935f1ae0Smrg	if (error) {
987935f1ae0Smrg	    ErrorF("SetPictureTransform failed for transformed scanout "
988935f1ae0Smrg		   "update\n");
989935f1ae0Smrg	    goto free_dst;
990935f1ae0Smrg	}
991935f1ae0Smrg
992935f1ae0Smrg	if (xf86_crtc->filter)
993935f1ae0Smrg	    SetPicturePictFilter(src, xf86_crtc->filter, xf86_crtc->params,
994935f1ae0Smrg				 xf86_crtc->nparams);
995935f1ae0Smrg
996935f1ae0Smrg	pScreen->SourceValidate = NULL;
997935f1ae0Smrg	CompositePicture(PictOpSrc,
998935f1ae0Smrg			 src, NULL, dst,
9992f9bb00cSmrg			 extents.x1, extents.y1, 0, 0, extents.x1,
10002f9bb00cSmrg			 extents.y1, extents.x2 - extents.x1,
10012f9bb00cSmrg			 extents.y2 - extents.y1);
1002935f1ae0Smrg	pScreen->SourceValidate = SourceValidate;
1003935f1ae0Smrg
1004935f1ae0Smrg free_dst:
1005935f1ae0Smrg	FreePicture(dst, None);
1006935f1ae0Smrg free_src:
1007935f1ae0Smrg	FreePicture(src, None);
1008935f1ae0Smrg    } else
1009935f1ae0Smrg out:
1010935f1ae0Smrg    {
1011935f1ae0Smrg	GCPtr gc = GetScratchGC(pDraw->depth, pScreen);
1012935f1ae0Smrg
1013935f1ae0Smrg	ValidateGC(pDraw, gc);
10148a02c2b0Smrg	(*gc->ops->CopyArea)(&src_pix->drawable, pDraw, gc,
10152f9bb00cSmrg			     xf86_crtc->x + extents.x1, xf86_crtc->y + extents.y1,
10162f9bb00cSmrg			     extents.x2 - extents.x1, extents.y2 - extents.y1,
10172f9bb00cSmrg			     extents.x1, extents.y1);
1018935f1ae0Smrg	FreeScratchGC(gc);
1019935f1ae0Smrg    }
1020935f1ae0Smrg
1021935f1ae0Smrg    info->accel_state->force = force;
1022935f1ae0Smrg
1023935f1ae0Smrg    return TRUE;
1024935f1ae0Smrg}
1025935f1ae0Smrg
1026935f1ae0Smrgstatic void
1027935f1ae0Smrgradeon_scanout_update_abort(xf86CrtcPtr crtc, void *event_data)
1028935f1ae0Smrg{
1029935f1ae0Smrg    drmmode_crtc_private_ptr drmmode_crtc = event_data;
1030935f1ae0Smrg
10312f9bb00cSmrg    drmmode_crtc->scanout_update_pending = 0;
1032935f1ae0Smrg}
1033935f1ae0Smrg
10341090d90aSmrgstatic void
1035935f1ae0Smrgradeon_scanout_update_handler(xf86CrtcPtr crtc, uint32_t frame, uint64_t usec,
1036935f1ae0Smrg			      void *event_data)
1037935f1ae0Smrg{
10388a02c2b0Smrg    drmmode_crtc_private_ptr drmmode_crtc = event_data;
10398a02c2b0Smrg    ScreenPtr screen = crtc->scrn->pScreen;
10408a02c2b0Smrg    RegionPtr region = DamageRegion(drmmode_crtc->scanout_damage);
10418a02c2b0Smrg
10428a02c2b0Smrg    if (crtc->enabled &&
10438a02c2b0Smrg	!drmmode_crtc->flip_pending &&
10448a02c2b0Smrg	drmmode_crtc->dpms_mode == DPMSModeOn) {
10458a02c2b0Smrg	if (radeon_scanout_do_update(crtc, drmmode_crtc->scanout_id,
10468a02c2b0Smrg				     screen->GetWindowPixmap(screen->root),
10472f9bb00cSmrg				     region->extents)) {
10482f9bb00cSmrg	    radeon_cs_flush_indirect(crtc->scrn);
10498a02c2b0Smrg	    RegionEmpty(region);
10502f9bb00cSmrg	}
10518a02c2b0Smrg    }
1052935f1ae0Smrg
1053935f1ae0Smrg    radeon_scanout_update_abort(crtc, event_data);
1054935f1ae0Smrg}
1055935f1ae0Smrg
1056935f1ae0Smrgstatic void
1057935f1ae0Smrgradeon_scanout_update(xf86CrtcPtr xf86_crtc)
1058935f1ae0Smrg{
1059935f1ae0Smrg    drmmode_crtc_private_ptr drmmode_crtc = xf86_crtc->driver_private;
1060f2b8d91dSmrg    ScrnInfoPtr scrn = xf86_crtc->scrn;
1061f2b8d91dSmrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn);
1062935f1ae0Smrg    uintptr_t drm_queue_seq;
1063935f1ae0Smrg    DamagePtr pDamage;
1064935f1ae0Smrg    RegionPtr pRegion;
1065935f1ae0Smrg    BoxRec extents;
1066935f1ae0Smrg
1067935f1ae0Smrg    if (!xf86_crtc->enabled ||
1068935f1ae0Smrg	drmmode_crtc->scanout_update_pending ||
10698a02c2b0Smrg	drmmode_crtc->flip_pending ||
10708a02c2b0Smrg	drmmode_crtc->dpms_mode != DPMSModeOn)
1071935f1ae0Smrg	return;
1072935f1ae0Smrg
10737203f7a1Smrg    pDamage = drmmode_crtc->scanout_damage;
1074935f1ae0Smrg    if (!pDamage)
1075935f1ae0Smrg	return;
1076935f1ae0Smrg
1077935f1ae0Smrg    pRegion = DamageRegion(pDamage);
1078935f1ae0Smrg    if (!RegionNotEmpty(pRegion))
1079935f1ae0Smrg	return;
1080935f1ae0Smrg
1081935f1ae0Smrg    extents = *RegionExtents(pRegion);
10827203f7a1Smrg    if (!radeon_scanout_extents_intersect(xf86_crtc, &extents)) {
10837203f7a1Smrg	RegionEmpty(pRegion);
1084935f1ae0Smrg	return;
10857203f7a1Smrg    }
1086935f1ae0Smrg
1087935f1ae0Smrg    drm_queue_seq = radeon_drm_queue_alloc(xf86_crtc,
1088935f1ae0Smrg					   RADEON_DRM_QUEUE_CLIENT_DEFAULT,
1089935f1ae0Smrg					   RADEON_DRM_QUEUE_ID_DEFAULT,
1090935f1ae0Smrg					   drmmode_crtc,
1091935f1ae0Smrg					   radeon_scanout_update_handler,
1092f2b8d91dSmrg					   radeon_scanout_update_abort,
1093f2b8d91dSmrg					   FALSE);
10947203f7a1Smrg    if (drm_queue_seq == RADEON_DRM_QUEUE_ERROR) {
1095935f1ae0Smrg	xf86DrvMsg(scrn->scrnIndex, X_WARNING,
1096935f1ae0Smrg		   "radeon_drm_queue_alloc failed for scanout update\n");
1097f2b8d91dSmrg	radeon_scanout_update_handler(xf86_crtc, 0, 0, drmmode_crtc);
1098935f1ae0Smrg	return;
1099935f1ae0Smrg    }
1100935f1ae0Smrg
1101f2b8d91dSmrg    drmmode_crtc->scanout_update_pending = drm_queue_seq;
1102f2b8d91dSmrg
11038a02c2b0Smrg    if (!drmmode_wait_vblank(xf86_crtc, DRM_VBLANK_RELATIVE | DRM_VBLANK_EVENT,
11048a02c2b0Smrg			     1, drm_queue_seq, NULL, NULL)) {
1105f2b8d91dSmrg	if (!(drmmode_crtc->scanout_status & DRMMODE_SCANOUT_VBLANK_FAILED)) {
1106f2b8d91dSmrg	    xf86DrvMsg(scrn->scrnIndex, X_WARNING,
1107f2b8d91dSmrg		       "drmmode_wait_vblank failed for scanout update: %s\n",
1108f2b8d91dSmrg		       strerror(errno));
1109f2b8d91dSmrg	    drmmode_crtc->scanout_status |= DRMMODE_SCANOUT_VBLANK_FAILED;
1110f2b8d91dSmrg	}
1111f2b8d91dSmrg
1112f2b8d91dSmrg	drmmode_crtc->drmmode->event_context.vblank_handler(pRADEONEnt->fd,
1113f2b8d91dSmrg							    0, 0, 0,
1114f2b8d91dSmrg							    (void*)drm_queue_seq);
1115f2b8d91dSmrg	drmmode_crtc->wait_flip_nesting_level++;
1116f2b8d91dSmrg	radeon_drm_queue_handle_deferred(xf86_crtc);
1117935f1ae0Smrg	return;
1118935f1ae0Smrg    }
1119935f1ae0Smrg
1120f2b8d91dSmrg    if (drmmode_crtc->scanout_status ==
1121f2b8d91dSmrg	(DRMMODE_SCANOUT_FLIP_FAILED | DRMMODE_SCANOUT_VBLANK_FAILED)) {
1122f2b8d91dSmrg	/* The page flip and vblank ioctls failed before, but the vblank
1123f2b8d91dSmrg	 * ioctl is working again, so we can try re-enabling TearFree
1124f2b8d91dSmrg	 */
1125f2b8d91dSmrg	xf86_crtc->funcs->set_mode_major(xf86_crtc, &xf86_crtc->mode,
1126f2b8d91dSmrg					 xf86_crtc->rotation,
1127f2b8d91dSmrg					 xf86_crtc->x, xf86_crtc->y);
1128f2b8d91dSmrg    }
1129f2b8d91dSmrg
1130f2b8d91dSmrg    drmmode_crtc->scanout_status &= ~DRMMODE_SCANOUT_VBLANK_FAILED;
1131935f1ae0Smrg}
1132935f1ae0Smrg
1133935f1ae0Smrgstatic void
1134935f1ae0Smrgradeon_scanout_flip(ScreenPtr pScreen, RADEONInfoPtr info,
1135935f1ae0Smrg		    xf86CrtcPtr xf86_crtc)
1136935f1ae0Smrg{
1137935f1ae0Smrg    drmmode_crtc_private_ptr drmmode_crtc = xf86_crtc->driver_private;
11388a02c2b0Smrg    RegionPtr region = DamageRegion(drmmode_crtc->scanout_damage);
11391090d90aSmrg    ScrnInfoPtr scrn = xf86_crtc->scrn;
11401090d90aSmrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn);
1141935f1ae0Smrg    uintptr_t drm_queue_seq;
1142935f1ae0Smrg    unsigned scanout_id;
1143f2b8d91dSmrg    struct drmmode_fb *fb;
1144935f1ae0Smrg
11451090d90aSmrg    if (drmmode_crtc->scanout_update_pending ||
11468a02c2b0Smrg	drmmode_crtc->flip_pending ||
11478a02c2b0Smrg	drmmode_crtc->dpms_mode != DPMSModeOn)
1148935f1ae0Smrg	return;
1149935f1ae0Smrg
1150935f1ae0Smrg    scanout_id = drmmode_crtc->scanout_id ^ 1;
11518a02c2b0Smrg    if (!radeon_scanout_do_update(xf86_crtc, scanout_id,
11528a02c2b0Smrg				  pScreen->GetWindowPixmap(pScreen->root),
11532f9bb00cSmrg				  region->extents))
1154935f1ae0Smrg	return;
11552f9bb00cSmrg
11562f9bb00cSmrg    radeon_cs_flush_indirect(scrn);
11578a02c2b0Smrg    RegionEmpty(region);
1158935f1ae0Smrg
1159f2b8d91dSmrg    fb = radeon_pixmap_get_fb(drmmode_crtc->scanout[scanout_id].pixmap);
1160f2b8d91dSmrg    if (!fb) {
1161f2b8d91dSmrg	xf86DrvMsg(scrn->scrnIndex, X_WARNING,
1162f2b8d91dSmrg	       "Failed to get FB for scanout flip.\n");
1163f2b8d91dSmrg	return;
1164f2b8d91dSmrg    }
1165f2b8d91dSmrg
1166935f1ae0Smrg    drm_queue_seq = radeon_drm_queue_alloc(xf86_crtc,
1167935f1ae0Smrg					   RADEON_DRM_QUEUE_CLIENT_DEFAULT,
1168f2b8d91dSmrg					   RADEON_DRM_QUEUE_ID_DEFAULT, fb,
11698a02c2b0Smrg					   radeon_scanout_flip_handler,
1170f2b8d91dSmrg					   radeon_scanout_flip_abort, TRUE);
11717203f7a1Smrg    if (drm_queue_seq == RADEON_DRM_QUEUE_ERROR) {
1172935f1ae0Smrg	xf86DrvMsg(scrn->scrnIndex, X_WARNING,
1173935f1ae0Smrg		   "Allocating DRM event queue entry failed.\n");
1174935f1ae0Smrg	return;
1175935f1ae0Smrg    }
1176935f1ae0Smrg
11771090d90aSmrg    if (drmmode_page_flip_target_relative(pRADEONEnt, drmmode_crtc,
1178f2b8d91dSmrg					  fb->handle, 0, drm_queue_seq, 1)
1179f2b8d91dSmrg	!= 0) {
1180f2b8d91dSmrg	if (!(drmmode_crtc->scanout_status & DRMMODE_SCANOUT_FLIP_FAILED)) {
1181f2b8d91dSmrg	    xf86DrvMsg(scrn->scrnIndex, X_WARNING,
1182f2b8d91dSmrg		       "flip queue failed in %s: %s, TearFree inactive\n",
1183f2b8d91dSmrg		       __func__, strerror(errno));
1184f2b8d91dSmrg	    drmmode_crtc->scanout_status |= DRMMODE_SCANOUT_FLIP_FAILED;
1185f2b8d91dSmrg	}
1186f2b8d91dSmrg
11871090d90aSmrg	radeon_drm_abort_entry(drm_queue_seq);
11888a02c2b0Smrg	RegionCopy(DamageRegion(drmmode_crtc->scanout_damage),
11898a02c2b0Smrg		   &drmmode_crtc->scanout_last_region);
11908a02c2b0Smrg	RegionEmpty(&drmmode_crtc->scanout_last_region);
11918a02c2b0Smrg	radeon_scanout_update(xf86_crtc);
11928a02c2b0Smrg	drmmode_crtc_scanout_destroy(drmmode_crtc->drmmode,
11938a02c2b0Smrg				     &drmmode_crtc->scanout[scanout_id]);
11948a02c2b0Smrg	drmmode_crtc->tear_free = FALSE;
1195935f1ae0Smrg	return;
1196935f1ae0Smrg    }
1197935f1ae0Smrg
1198f2b8d91dSmrg    if (drmmode_crtc->scanout_status & DRMMODE_SCANOUT_FLIP_FAILED) {
1199f2b8d91dSmrg	xf86DrvMsg(scrn->scrnIndex, X_INFO, "TearFree active again\n");
1200f2b8d91dSmrg	drmmode_crtc->scanout_status &= ~DRMMODE_SCANOUT_FLIP_FAILED;
1201f2b8d91dSmrg    }
1202f2b8d91dSmrg
1203935f1ae0Smrg    drmmode_crtc->scanout_id = scanout_id;
12042f9bb00cSmrg    drmmode_crtc->scanout_update_pending = drm_queue_seq;
1205f2b8d91dSmrg    drmmode_fb_reference(pRADEONEnt->fd, &drmmode_crtc->flip_pending, fb);
1206935f1ae0Smrg}
1207935f1ae0Smrg
1208de2362d3Smrgstatic void RADEONBlockHandler_KMS(BLOCKHANDLER_ARGS_DECL)
1209de2362d3Smrg{
1210de2362d3Smrg    ScrnInfoPtr    pScrn   = xf86ScreenToScrn(pScreen);
1211de2362d3Smrg    RADEONInfoPtr  info    = RADEONPTR(pScrn);
1212935f1ae0Smrg    xf86CrtcConfigPtr xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
1213935f1ae0Smrg    int c;
1214de2362d3Smrg
1215de2362d3Smrg    pScreen->BlockHandler = info->BlockHandler;
1216de2362d3Smrg    (*pScreen->BlockHandler) (BLOCKHANDLER_ARGS);
1217de2362d3Smrg    pScreen->BlockHandler = RADEONBlockHandler_KMS;
1218de2362d3Smrg
12198a02c2b0Smrg    if (!xf86ScreenToScrn(radeon_master_screen(pScreen))->vtSema)
12208a02c2b0Smrg	return;
12218a02c2b0Smrg
12228a02c2b0Smrg    if (!pScreen->isGPU)
12237203f7a1Smrg    {
12247203f7a1Smrg	for (c = 0; c < xf86_config->num_crtc; c++) {
12251090d90aSmrg	    xf86CrtcPtr crtc = xf86_config->crtc[c];
12261090d90aSmrg	    drmmode_crtc_private_ptr drmmode_crtc = crtc->driver_private;
12271090d90aSmrg
12282f9bb00cSmrg	    if (drmmode_crtc->rotate.pixmap)
12292f9bb00cSmrg		continue;
12302f9bb00cSmrg
12311090d90aSmrg	    if (drmmode_crtc->tear_free)
12321090d90aSmrg		radeon_scanout_flip(pScreen, info, crtc);
12338a02c2b0Smrg	    else if (drmmode_crtc->scanout[drmmode_crtc->scanout_id].pixmap)
12341090d90aSmrg		radeon_scanout_update(crtc);
12357203f7a1Smrg	}
1236935f1ae0Smrg    }
1237de2362d3Smrg
1238de2362d3Smrg    radeon_cs_flush_indirect(pScrn);
1239935f1ae0Smrg
12407203f7a1Smrg    radeon_dirty_update(pScrn);
1241de2362d3Smrg}
1242de2362d3Smrg
1243de2362d3Smrgstatic Bool RADEONIsFastFBWorking(ScrnInfoPtr pScrn)
1244de2362d3Smrg{
12458a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
1246de2362d3Smrg    struct drm_radeon_info ginfo;
1247de2362d3Smrg    int r;
1248de2362d3Smrg    uint32_t tmp = 0;
1249de2362d3Smrg
1250de2362d3Smrg    memset(&ginfo, 0, sizeof(ginfo));
1251de2362d3Smrg    ginfo.request = RADEON_INFO_FASTFB_WORKING;
1252de2362d3Smrg    ginfo.value = (uintptr_t)&tmp;
12538a02c2b0Smrg    r = drmCommandWriteRead(pRADEONEnt->fd, DRM_RADEON_INFO, &ginfo, sizeof(ginfo));
1254de2362d3Smrg    if (r) {
1255de2362d3Smrg	return FALSE;
1256de2362d3Smrg    }
1257de2362d3Smrg    if (tmp == 1)
1258de2362d3Smrg	return TRUE;
1259de2362d3Smrg    return FALSE;
1260de2362d3Smrg}
1261de2362d3Smrg
1262de2362d3Smrgstatic Bool RADEONIsFusionGARTWorking(ScrnInfoPtr pScrn)
1263de2362d3Smrg{
12648a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
1265de2362d3Smrg    struct drm_radeon_info ginfo;
1266de2362d3Smrg    int r;
1267de2362d3Smrg    uint32_t tmp;
1268de2362d3Smrg
1269de2362d3Smrg    memset(&ginfo, 0, sizeof(ginfo));
1270de2362d3Smrg    ginfo.request = RADEON_INFO_FUSION_GART_WORKING;
1271de2362d3Smrg    ginfo.value = (uintptr_t)&tmp;
12728a02c2b0Smrg    r = drmCommandWriteRead(pRADEONEnt->fd, DRM_RADEON_INFO, &ginfo, sizeof(ginfo));
1273de2362d3Smrg    if (r) {
1274de2362d3Smrg	return FALSE;
1275de2362d3Smrg    }
1276de2362d3Smrg    if (tmp == 1)
1277de2362d3Smrg	return TRUE;
1278de2362d3Smrg    return FALSE;
1279de2362d3Smrg}
1280de2362d3Smrg
1281de2362d3Smrgstatic Bool RADEONIsAccelWorking(ScrnInfoPtr pScrn)
1282de2362d3Smrg{
12838a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
1284de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(pScrn);
1285de2362d3Smrg    struct drm_radeon_info ginfo;
1286de2362d3Smrg    int r;
1287de2362d3Smrg    uint32_t tmp;
1288de2362d3Smrg
1289de2362d3Smrg    memset(&ginfo, 0, sizeof(ginfo));
1290de2362d3Smrg    if (info->dri2.pKernelDRMVersion->version_minor >= 5)
1291de2362d3Smrg	ginfo.request = RADEON_INFO_ACCEL_WORKING2;
1292de2362d3Smrg    else
1293de2362d3Smrg	ginfo.request = RADEON_INFO_ACCEL_WORKING;
1294de2362d3Smrg    ginfo.value = (uintptr_t)&tmp;
12958a02c2b0Smrg    r = drmCommandWriteRead(pRADEONEnt->fd, DRM_RADEON_INFO, &ginfo, sizeof(ginfo));
1296de2362d3Smrg    if (r) {
1297de2362d3Smrg        /* If kernel is too old before 2.6.32 than assume accel is working */
1298de2362d3Smrg        if (r == -EINVAL) {
1299de2362d3Smrg            xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Kernel too old missing accel "
1300de2362d3Smrg                       "information, assuming accel is working\n");
1301de2362d3Smrg            return TRUE;
1302de2362d3Smrg        }
1303de2362d3Smrg        return FALSE;
1304de2362d3Smrg    }
1305de2362d3Smrg    if (info->ChipFamily == CHIP_FAMILY_HAWAII) {
1306de2362d3Smrg        if (tmp == 2 || tmp == 3)
1307de2362d3Smrg            return TRUE;
1308de2362d3Smrg    } else if (tmp) {
1309de2362d3Smrg        return TRUE;
1310de2362d3Smrg    }
1311de2362d3Smrg    return FALSE;
1312de2362d3Smrg}
1313de2362d3Smrg
1314de2362d3Smrg/* This is called by RADEONPreInit to set up the default visual */
1315de2362d3Smrgstatic Bool RADEONPreInitVisual(ScrnInfoPtr pScrn)
1316de2362d3Smrg{
1317de2362d3Smrg    RADEONInfoPtr  info = RADEONPTR(pScrn);
1318de2362d3Smrg
1319de2362d3Smrg    if (!xf86SetDepthBpp(pScrn, 0, 0, 0, Support32bppFb))
1320de2362d3Smrg	return FALSE;
1321de2362d3Smrg
1322de2362d3Smrg    switch (pScrn->depth) {
1323de2362d3Smrg    case 8:
1324de2362d3Smrg    case 15:
1325de2362d3Smrg    case 16:
1326de2362d3Smrg    case 24:
13278a02c2b0Smrg    case 30:
1328de2362d3Smrg	break;
1329de2362d3Smrg
1330de2362d3Smrg    default:
1331de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1332de2362d3Smrg		   "Given depth (%d) is not supported by %s driver\n",
1333de2362d3Smrg		   pScrn->depth, RADEON_DRIVER_NAME);
1334de2362d3Smrg	return FALSE;
1335de2362d3Smrg    }
1336de2362d3Smrg
1337de2362d3Smrg    xf86PrintDepthBpp(pScrn);
1338de2362d3Smrg
1339de2362d3Smrg    info->pix24bpp                   = xf86GetBppFromDepth(pScrn,
1340de2362d3Smrg							   pScrn->depth);
1341de2362d3Smrg    info->pixel_bytes  = pScrn->bitsPerPixel / 8;
1342de2362d3Smrg
1343de2362d3Smrg    if (info->pix24bpp == 24) {
1344de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1345de2362d3Smrg		   "Radeon does NOT support 24bpp\n");
1346de2362d3Smrg	return FALSE;
1347de2362d3Smrg    }
1348de2362d3Smrg
1349de2362d3Smrg    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1350de2362d3Smrg	       "Pixel depth = %d bits stored in %d byte%s (%d bpp pixmaps)\n",
1351de2362d3Smrg	       pScrn->depth,
1352de2362d3Smrg	       info->pixel_bytes,
1353de2362d3Smrg	       info->pixel_bytes > 1 ? "s" : "",
1354de2362d3Smrg	       info->pix24bpp);
1355de2362d3Smrg
1356de2362d3Smrg    if (!xf86SetDefaultVisual(pScrn, -1)) return FALSE;
1357de2362d3Smrg
1358de2362d3Smrg    if (pScrn->depth > 8 && pScrn->defaultVisual != TrueColor) {
1359de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1360de2362d3Smrg		   "Default visual (%s) is not supported at depth %d\n",
1361de2362d3Smrg		   xf86GetVisualName(pScrn->defaultVisual), pScrn->depth);
1362de2362d3Smrg	return FALSE;
1363de2362d3Smrg    }
1364de2362d3Smrg    return TRUE;
1365de2362d3Smrg}
1366de2362d3Smrg
1367de2362d3Smrg/* This is called by RADEONPreInit to handle all color weight issues */
1368de2362d3Smrgstatic Bool RADEONPreInitWeight(ScrnInfoPtr pScrn)
1369de2362d3Smrg{
1370de2362d3Smrg    RADEONInfoPtr  info = RADEONPTR(pScrn);
1371de2362d3Smrg
1372de2362d3Smrg				/* Save flag for 6 bit DAC to use for
1373de2362d3Smrg				   setting CRTC registers.  Otherwise use
1374de2362d3Smrg				   an 8 bit DAC, even if xf86SetWeight sets
1375de2362d3Smrg				   pScrn->rgbBits to some value other than
1376de2362d3Smrg				   8. */
1377de2362d3Smrg    info->dac6bits = FALSE;
1378de2362d3Smrg
1379de2362d3Smrg    if (pScrn->depth > 8) {
1380de2362d3Smrg	rgb  defaultWeight = { 0, 0, 0 };
1381de2362d3Smrg
1382de2362d3Smrg	if (!xf86SetWeight(pScrn, defaultWeight, defaultWeight)) return FALSE;
1383de2362d3Smrg    } else {
1384de2362d3Smrg	pScrn->rgbBits = 8;
1385de2362d3Smrg    }
1386de2362d3Smrg
1387de2362d3Smrg    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1388de2362d3Smrg	       "Using %d bits per RGB (%d bit DAC)\n",
1389de2362d3Smrg	       pScrn->rgbBits, info->dac6bits ? 6 : 8);
1390de2362d3Smrg
1391de2362d3Smrg    return TRUE;
1392de2362d3Smrg}
1393de2362d3Smrg
1394de2362d3Smrgstatic Bool RADEONPreInitAccel_KMS(ScrnInfoPtr pScrn)
1395de2362d3Smrg{
1396de2362d3Smrg    RADEONInfoPtr  info = RADEONPTR(pScrn);
1397de2362d3Smrg
1398de2362d3Smrg    if (!(info->accel_state = calloc(1, sizeof(struct radeon_accel_state)))) {
1399de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Unable to allocate accel_state rec!\n");
1400de2362d3Smrg	return FALSE;
1401de2362d3Smrg    }
1402de2362d3Smrg
1403de2362d3Smrg    /* Check whether direct mapping is used for fast fb access*/
1404de2362d3Smrg    if (RADEONIsFastFBWorking(pScrn)) {
1405de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Direct mapping of fb aperture is enabled for fast fb access.\n");
1406de2362d3Smrg	info->is_fast_fb = TRUE;
1407de2362d3Smrg    }
1408de2362d3Smrg
1409de2362d3Smrg    if (!xf86ReturnOptValBool(info->Options, OPTION_ACCEL, TRUE) ||
1410de2362d3Smrg	(!RADEONIsAccelWorking(pScrn))) {
1411de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1412de2362d3Smrg		   "GPU accel disabled or not working, using shadowfb for KMS\n");
1413de2362d3Smrgshadowfb:
1414de2362d3Smrg	if (!xf86LoadSubModule(pScrn, "shadow"))
14158a02c2b0Smrg	    return FALSE;
14168a02c2b0Smrg
14178a02c2b0Smrg	info->r600_shadow_fb = TRUE;
1418de2362d3Smrg	return TRUE;
1419de2362d3Smrg    }
1420de2362d3Smrg
1421de2362d3Smrg#ifdef DRI2
1422de2362d3Smrg    info->dri2.available = !!xf86LoadSubModule(pScrn, "dri2");
1423de2362d3Smrg#endif
1424de2362d3Smrg
1425de2362d3Smrg    if (radeon_glamor_pre_init(pScrn))
1426de2362d3Smrg	return TRUE;
1427de2362d3Smrg
1428de2362d3Smrg    if (info->ChipFamily >= CHIP_FAMILY_TAHITI) {
1429de2362d3Smrg	goto shadowfb;
1430de2362d3Smrg    } else if (info->ChipFamily == CHIP_FAMILY_PALM) {
1431de2362d3Smrg	info->accel_state->allowHWDFS = RADEONIsFusionGARTWorking(pScrn);
1432de2362d3Smrg    } else
1433de2362d3Smrg	info->accel_state->allowHWDFS = TRUE;
1434de2362d3Smrg
1435de2362d3Smrg    if ((info->ChipFamily == CHIP_FAMILY_RS100) ||
1436de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS200) ||
1437de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS300) ||
1438de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS400) ||
1439de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS480) ||
1440de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS600) ||
1441de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS690) ||
1442de2362d3Smrg	(info->ChipFamily == CHIP_FAMILY_RS740))
1443de2362d3Smrg	info->accel_state->has_tcl = FALSE;
1444de2362d3Smrg    else {
1445de2362d3Smrg	info->accel_state->has_tcl = TRUE;
1446de2362d3Smrg    }
1447de2362d3Smrg
1448de2362d3Smrg    {
1449de2362d3Smrg	int errmaj = 0, errmin = 0;
1450de2362d3Smrg	info->exaReq.majorversion = EXA_VERSION_MAJOR;
1451de2362d3Smrg	info->exaReq.minorversion = EXA_VERSION_MINOR;
1452de2362d3Smrg	if (!LoadSubModule(pScrn->module, "exa", NULL, NULL, NULL,
1453de2362d3Smrg			   &info->exaReq, &errmaj, &errmin)) {
1454de2362d3Smrg	    LoaderErrorMsg(NULL, "exa", errmaj, errmin);
1455de2362d3Smrg	    return FALSE;
1456de2362d3Smrg	}
1457de2362d3Smrg    }
1458de2362d3Smrg
1459de2362d3Smrg    return TRUE;
1460de2362d3Smrg}
1461de2362d3Smrg
1462de2362d3Smrgstatic Bool RADEONPreInitChipType_KMS(ScrnInfoPtr pScrn)
1463de2362d3Smrg{
1464de2362d3Smrg    RADEONInfoPtr  info   = RADEONPTR(pScrn);
1465de2362d3Smrg    int i;
1466de2362d3Smrg
1467de2362d3Smrg    info->Chipset = PCI_DEV_DEVICE_ID(info->PciInfo);
1468de2362d3Smrg    pScrn->chipset = (char *)xf86TokenToString(RADEONChipsets, info->Chipset);
1469de2362d3Smrg    if (!pScrn->chipset) {
1470de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1471de2362d3Smrg		   "ChipID 0x%04x is not recognized\n", info->Chipset);
1472de2362d3Smrg	return FALSE;
1473de2362d3Smrg    }
1474de2362d3Smrg
1475de2362d3Smrg    if (info->Chipset < 0) {
1476de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1477de2362d3Smrg		   "Chipset \"%s\" is not recognized\n", pScrn->chipset);
1478de2362d3Smrg	return FALSE;
1479de2362d3Smrg    }
1480de2362d3Smrg    xf86DrvMsg(pScrn->scrnIndex, X_PROBED,
1481de2362d3Smrg	       "Chipset: \"%s\" (ChipID = 0x%04x)\n",
1482de2362d3Smrg	       pScrn->chipset,
1483de2362d3Smrg	       info->Chipset);
1484de2362d3Smrg
1485de2362d3Smrg    for (i = 0; i < sizeof(RADEONCards) / sizeof(RADEONCardInfo); i++) {
1486de2362d3Smrg	if (info->Chipset == RADEONCards[i].pci_device_id) {
1487de2362d3Smrg	    RADEONCardInfo *card = &RADEONCards[i];
1488de2362d3Smrg	    info->ChipFamily = card->chip_family;
1489de2362d3Smrg	    break;
1490de2362d3Smrg	}
1491de2362d3Smrg    }
1492de2362d3Smrg
1493de2362d3Smrg#ifdef RENDER
1494de2362d3Smrg    info->RenderAccel = xf86ReturnOptValBool(info->Options, OPTION_RENDER_ACCEL,
1495de2362d3Smrg					     info->Chipset != PCI_CHIP_RN50_515E &&
1496de2362d3Smrg					     info->Chipset != PCI_CHIP_RN50_5969);
1497de2362d3Smrg#endif
1498de2362d3Smrg    return TRUE;
1499de2362d3Smrg}
1500de2362d3Smrg
1501de2362d3Smrgstatic int radeon_get_drm_master_fd(ScrnInfoPtr pScrn)
1502de2362d3Smrg{
1503de2362d3Smrg    RADEONInfoPtr  info   = RADEONPTR(pScrn);
1504de2362d3Smrg#ifdef XF86_PDEV_SERVER_FD
1505de2362d3Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
1506de2362d3Smrg#endif
1507de2362d3Smrg    struct pci_device *dev = info->PciInfo;
1508de2362d3Smrg    char *busid;
1509de2362d3Smrg    int fd;
1510de2362d3Smrg
1511de2362d3Smrg#ifdef XF86_PDEV_SERVER_FD
1512de2362d3Smrg    if (pRADEONEnt->platform_dev) {
1513de2362d3Smrg        fd = xf86_get_platform_device_int_attrib(pRADEONEnt->platform_dev,
1514de2362d3Smrg                                                 ODEV_ATTRIB_FD, -1);
1515de2362d3Smrg        if (fd != -1)
1516de2362d3Smrg            return fd;
1517de2362d3Smrg    }
1518de2362d3Smrg#endif
1519de2362d3Smrg
1520de2362d3Smrg    XNFasprintf(&busid, "pci:%04x:%02x:%02x.%d",
1521de2362d3Smrg                dev->domain, dev->bus, dev->dev, dev->func);
1522de2362d3Smrg
1523de2362d3Smrg    fd = drmOpen(NULL, busid);
1524de2362d3Smrg    if (fd == -1)
1525de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1526de2362d3Smrg		   "[drm] Failed to open DRM device for %s: %s\n",
1527de2362d3Smrg		   busid, strerror(errno));
1528de2362d3Smrg
1529de2362d3Smrg    free(busid);
1530de2362d3Smrg    return fd;
1531de2362d3Smrg}
1532de2362d3Smrg
1533de2362d3Smrgstatic Bool radeon_open_drm_master(ScrnInfoPtr pScrn)
1534de2362d3Smrg{
1535de2362d3Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
1536de2362d3Smrg    drmSetVersion sv;
1537de2362d3Smrg    int err;
1538de2362d3Smrg
1539de2362d3Smrg    if (pRADEONEnt->fd) {
1540de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1541de2362d3Smrg		   " reusing fd for second head\n");
1542de2362d3Smrg	pRADEONEnt->fd_ref++;
1543de2362d3Smrg        return TRUE;
1544de2362d3Smrg    }
1545de2362d3Smrg
15468a02c2b0Smrg    pRADEONEnt->fd = radeon_get_drm_master_fd(pScrn);
15478a02c2b0Smrg    if (pRADEONEnt->fd == -1)
1548de2362d3Smrg	return FALSE;
1549de2362d3Smrg
1550de2362d3Smrg    /* Check that what we opened was a master or a master-capable FD,
1551de2362d3Smrg     * by setting the version of the interface we'll use to talk to it.
1552de2362d3Smrg     * (see DRIOpenDRMMaster() in DRI1)
1553de2362d3Smrg     */
1554de2362d3Smrg    sv.drm_di_major = 1;
1555de2362d3Smrg    sv.drm_di_minor = 1;
1556de2362d3Smrg    sv.drm_dd_major = -1;
1557de2362d3Smrg    sv.drm_dd_minor = -1;
15588a02c2b0Smrg    err = drmSetInterfaceVersion(pRADEONEnt->fd, &sv);
1559de2362d3Smrg    if (err != 0) {
1560de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1561de2362d3Smrg		   "[drm] failed to set drm interface version.\n");
15628a02c2b0Smrg	drmClose(pRADEONEnt->fd);
15638a02c2b0Smrg	pRADEONEnt->fd = -1;
1564de2362d3Smrg
1565de2362d3Smrg	return FALSE;
1566de2362d3Smrg    }
1567de2362d3Smrg
1568de2362d3Smrg    pRADEONEnt->fd_ref = 1;
1569de2362d3Smrg    return TRUE;
1570de2362d3Smrg}
1571de2362d3Smrg
1572de2362d3Smrgstatic Bool r600_get_tile_config(ScrnInfoPtr pScrn)
1573de2362d3Smrg{
15748a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
1575de2362d3Smrg    RADEONInfoPtr  info   = RADEONPTR(pScrn);
1576de2362d3Smrg    struct drm_radeon_info ginfo;
1577de2362d3Smrg    int r;
1578de2362d3Smrg    uint32_t tmp;
1579de2362d3Smrg
1580de2362d3Smrg    if (info->ChipFamily < CHIP_FAMILY_R600)
1581de2362d3Smrg	return FALSE;
1582de2362d3Smrg
1583de2362d3Smrg    memset(&ginfo, 0, sizeof(ginfo));
1584de2362d3Smrg    ginfo.request = RADEON_INFO_TILING_CONFIG;
1585de2362d3Smrg    ginfo.value = (uintptr_t)&tmp;
15868a02c2b0Smrg    r = drmCommandWriteRead(pRADEONEnt->fd, DRM_RADEON_INFO, &ginfo, sizeof(ginfo));
1587de2362d3Smrg    if (r)
1588de2362d3Smrg	return FALSE;
1589de2362d3Smrg
1590de2362d3Smrg    info->tile_config = tmp;
1591de2362d3Smrg    info->r7xx_bank_op = 0;
1592de2362d3Smrg    if (info->ChipFamily >= CHIP_FAMILY_CEDAR) {
1593de2362d3Smrg	if (info->dri2.pKernelDRMVersion->version_minor >= 7) {
1594de2362d3Smrg	    switch (info->tile_config & 0xf) {
1595de2362d3Smrg	    case 0:
1596de2362d3Smrg                info->num_channels = 1;
1597de2362d3Smrg                break;
1598de2362d3Smrg	    case 1:
1599de2362d3Smrg                info->num_channels = 2;
1600de2362d3Smrg                break;
1601de2362d3Smrg	    case 2:
1602de2362d3Smrg                info->num_channels = 4;
1603de2362d3Smrg                break;
1604de2362d3Smrg	    case 3:
1605de2362d3Smrg                info->num_channels = 8;
1606de2362d3Smrg                break;
1607de2362d3Smrg	    default:
1608de2362d3Smrg                return FALSE;
1609de2362d3Smrg	    }
1610de2362d3Smrg
1611de2362d3Smrg	    switch((info->tile_config & 0xf0) >> 4) {
1612de2362d3Smrg	    case 0:
1613de2362d3Smrg		info->num_banks = 4;
1614de2362d3Smrg		break;
1615de2362d3Smrg	    case 1:
1616de2362d3Smrg		info->num_banks = 8;
1617de2362d3Smrg		break;
1618de2362d3Smrg	    case 2:
1619de2362d3Smrg		info->num_banks = 16;
1620de2362d3Smrg		break;
1621de2362d3Smrg	    default:
1622de2362d3Smrg		return FALSE;
1623de2362d3Smrg	    }
1624de2362d3Smrg
1625de2362d3Smrg	    switch ((info->tile_config & 0xf00) >> 8) {
1626de2362d3Smrg	    case 0:
1627de2362d3Smrg                info->group_bytes = 256;
1628de2362d3Smrg                break;
1629de2362d3Smrg	    case 1:
1630de2362d3Smrg                info->group_bytes = 512;
1631de2362d3Smrg                break;
1632de2362d3Smrg	    default:
1633de2362d3Smrg                return FALSE;
1634de2362d3Smrg	    }
1635de2362d3Smrg	} else
1636de2362d3Smrg	    return FALSE;
1637de2362d3Smrg    } else {
1638de2362d3Smrg	switch((info->tile_config & 0xe) >> 1) {
1639de2362d3Smrg	case 0:
1640de2362d3Smrg	    info->num_channels = 1;
1641de2362d3Smrg	    break;
1642de2362d3Smrg	case 1:
1643de2362d3Smrg	    info->num_channels = 2;
1644de2362d3Smrg	    break;
1645de2362d3Smrg	case 2:
1646de2362d3Smrg	    info->num_channels = 4;
1647de2362d3Smrg	    break;
1648de2362d3Smrg	case 3:
1649de2362d3Smrg	    info->num_channels = 8;
1650de2362d3Smrg	    break;
1651de2362d3Smrg	default:
1652de2362d3Smrg	    return FALSE;
1653de2362d3Smrg	}
1654de2362d3Smrg	switch((info->tile_config & 0x30) >> 4) {
1655de2362d3Smrg	case 0:
1656de2362d3Smrg	    info->num_banks = 4;
1657de2362d3Smrg	    break;
1658de2362d3Smrg	case 1:
1659de2362d3Smrg	    info->num_banks = 8;
1660de2362d3Smrg	    break;
1661de2362d3Smrg	default:
1662de2362d3Smrg	    return FALSE;
1663de2362d3Smrg	}
1664de2362d3Smrg	switch((info->tile_config & 0xc0) >> 6) {
1665de2362d3Smrg	case 0:
1666de2362d3Smrg	    info->group_bytes = 256;
1667de2362d3Smrg	    break;
1668de2362d3Smrg	case 1:
1669de2362d3Smrg	    info->group_bytes = 512;
1670de2362d3Smrg	    break;
1671de2362d3Smrg	default:
1672de2362d3Smrg	    return FALSE;
1673de2362d3Smrg	}
1674de2362d3Smrg    }
1675de2362d3Smrg
1676de2362d3Smrg    info->have_tiling_info = TRUE;
1677de2362d3Smrg    return TRUE;
1678de2362d3Smrg}
1679de2362d3Smrg
1680de2362d3Smrgstatic void RADEONSetupCapabilities(ScrnInfoPtr pScrn)
1681de2362d3Smrg{
16828a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
1683de2362d3Smrg    RADEONInfoPtr  info = RADEONPTR(pScrn);
1684de2362d3Smrg    uint64_t value;
1685de2362d3Smrg    int ret;
1686de2362d3Smrg
1687de2362d3Smrg    pScrn->capabilities = 0;
1688935f1ae0Smrg
1689935f1ae0Smrg    /* PRIME offloading requires acceleration */
1690935f1ae0Smrg    if (info->r600_shadow_fb)
1691935f1ae0Smrg	return;
1692935f1ae0Smrg
16938a02c2b0Smrg    ret = drmGetCap(pRADEONEnt->fd, DRM_CAP_PRIME, &value);
1694de2362d3Smrg    if (ret == 0) {
1695de2362d3Smrg	if (value & DRM_PRIME_CAP_EXPORT)
16967203f7a1Smrg	    pScrn->capabilities |= RR_Capability_SourceOutput | RR_Capability_SourceOffload;
16977203f7a1Smrg	if (value & DRM_PRIME_CAP_IMPORT) {
16987203f7a1Smrg	    pScrn->capabilities |= RR_Capability_SinkOffload;
16997203f7a1Smrg	    if (info->drmmode.count_crtcs)
17007203f7a1Smrg		pScrn->capabilities |= RR_Capability_SinkOutput;
17017203f7a1Smrg	}
1702de2362d3Smrg    }
1703de2362d3Smrg}
1704de2362d3Smrg
1705935f1ae0Smrg/* When the root window is created, initialize the screen contents from
1706935f1ae0Smrg * console if -background none was specified on the command line
1707935f1ae0Smrg */
1708935f1ae0Smrgstatic Bool RADEONCreateWindow_oneshot(WindowPtr pWin)
1709935f1ae0Smrg{
1710935f1ae0Smrg    ScreenPtr pScreen = pWin->drawable.pScreen;
1711935f1ae0Smrg    ScrnInfoPtr pScrn;
1712935f1ae0Smrg    RADEONInfoPtr info;
1713935f1ae0Smrg    Bool ret;
1714935f1ae0Smrg
1715935f1ae0Smrg    if (pWin != pScreen->root)
1716935f1ae0Smrg	ErrorF("%s called for non-root window %p\n", __func__, pWin);
1717935f1ae0Smrg
1718935f1ae0Smrg    pScrn = xf86ScreenToScrn(pScreen);
1719935f1ae0Smrg    info = RADEONPTR(pScrn);
1720935f1ae0Smrg    pScreen->CreateWindow = info->CreateWindow;
1721935f1ae0Smrg    ret = pScreen->CreateWindow(pWin);
1722935f1ae0Smrg
1723935f1ae0Smrg    if (ret)
1724935f1ae0Smrg	drmmode_copy_fb(pScrn, &info->drmmode);
1725935f1ae0Smrg
1726935f1ae0Smrg    return ret;
1727935f1ae0Smrg}
1728935f1ae0Smrg
17291090d90aSmrg/* When the root window is mapped, set the initial modes */
17308a02c2b0Smrgvoid RADEONWindowExposures_oneshot(WindowPtr pWin, RegionPtr pRegion
17311090d90aSmrg#if XORG_VERSION_CURRENT < XORG_VERSION_NUMERIC(1,16,99,901,0)
17328a02c2b0Smrg				   , RegionPtr pBSRegion
17331090d90aSmrg#endif
17348a02c2b0Smrg				   )
17351090d90aSmrg{
17361090d90aSmrg    ScreenPtr pScreen = pWin->drawable.pScreen;
17371090d90aSmrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
17381090d90aSmrg    RADEONInfoPtr info = RADEONPTR(pScrn);
17391090d90aSmrg
17401090d90aSmrg    if (pWin != pScreen->root)
17411090d90aSmrg	ErrorF("%s called for non-root window %p\n", __func__, pWin);
17421090d90aSmrg
17431090d90aSmrg    pScreen->WindowExposures = info->WindowExposures;
17441090d90aSmrg#if XORG_VERSION_CURRENT < XORG_VERSION_NUMERIC(1,16,99,901,0)
17451090d90aSmrg    pScreen->WindowExposures(pWin, pRegion, pBSRegion);
17461090d90aSmrg#else
17471090d90aSmrg    pScreen->WindowExposures(pWin, pRegion);
17481090d90aSmrg#endif
17491090d90aSmrg
17502f9bb00cSmrg    radeon_finish(pScrn, info->front_buffer);
17511090d90aSmrg    drmmode_set_desired_modes(pScrn, &info->drmmode, TRUE);
17521090d90aSmrg}
17531090d90aSmrg
1754de2362d3SmrgBool RADEONPreInit_KMS(ScrnInfoPtr pScrn, int flags)
1755de2362d3Smrg{
1756de2362d3Smrg    RADEONInfoPtr     info;
1757de2362d3Smrg    RADEONEntPtr pRADEONEnt;
17581090d90aSmrg    MessageType from;
1759de2362d3Smrg    Gamma  zeros = { 0.0, 0.0, 0.0 };
1760de2362d3Smrg    uint32_t tiling = 0;
1761de2362d3Smrg    int cpp;
1762de2362d3Smrg
1763de2362d3Smrg    if (flags & PROBE_DETECT)
1764de2362d3Smrg        return TRUE;
1765de2362d3Smrg
1766de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
1767de2362d3Smrg		   "RADEONPreInit_KMS\n");
1768de2362d3Smrg    if (pScrn->numEntities != 1) return FALSE;
1769f2b8d91dSmrg
1770f2b8d91dSmrg    pRADEONEnt = xf86GetEntityPrivate(pScrn->entityList[0],
1771f2b8d91dSmrg				      getRADEONEntityIndex())->ptr;
1772f2b8d91dSmrg    if (pRADEONEnt->num_scrns == ARRAY_SIZE(pRADEONEnt->scrn)) {
1773f2b8d91dSmrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1774f2b8d91dSmrg		   "Only up to %u Zaphod instances supported\n",
1775f2b8d91dSmrg		   (unsigned)ARRAY_SIZE(pRADEONEnt->scrn));
1776f2b8d91dSmrg	return FALSE;
1777f2b8d91dSmrg    }
1778f2b8d91dSmrg
1779de2362d3Smrg    if (!RADEONGetRec(pScrn)) return FALSE;
1780de2362d3Smrg
1781de2362d3Smrg    info               = RADEONPTR(pScrn);
1782f2b8d91dSmrg
1783f2b8d91dSmrg    info->instance_id = pRADEONEnt->num_scrns++;
1784f2b8d91dSmrg    pRADEONEnt->scrn[info->instance_id] = pScrn;
1785f2b8d91dSmrg
1786de2362d3Smrg    info->pEnt         = xf86GetEntityInfo(pScrn->entityList[pScrn->numEntities - 1]);
1787de2362d3Smrg    if (info->pEnt->location.type != BUS_PCI
1788de2362d3Smrg#ifdef XSERVER_PLATFORM_BUS
1789de2362d3Smrg        && info->pEnt->location.type != BUS_PLATFORM
1790de2362d3Smrg#endif
1791de2362d3Smrg        )
17928a02c2b0Smrg        return FALSE;
1793de2362d3Smrg
1794f2b8d91dSmrg    if (xf86IsEntityShared(pScrn->entityList[0]) &&
1795f2b8d91dSmrg	info->instance_id == 0) {
1796f2b8d91dSmrg	xf86SetPrimInitDone(pScrn->entityList[0]);
1797de2362d3Smrg    }
1798de2362d3Smrg
1799de2362d3Smrg    info->PciInfo = xf86GetPciInfoForEntity(info->pEnt->index);
1800de2362d3Smrg    pScrn->monitor     = pScrn->confScreen->monitor;
1801de2362d3Smrg
1802de2362d3Smrg    if (!RADEONPreInitVisual(pScrn))
18038a02c2b0Smrg	return FALSE;
1804de2362d3Smrg
1805de2362d3Smrg    xf86CollectOptions(pScrn, NULL);
1806de2362d3Smrg    if (!(info->Options = malloc(sizeof(RADEONOptions_KMS))))
18078a02c2b0Smrg	return FALSE;
1808de2362d3Smrg
1809de2362d3Smrg    memcpy(info->Options, RADEONOptions_KMS, sizeof(RADEONOptions_KMS));
1810de2362d3Smrg    xf86ProcessOptions(pScrn->scrnIndex, pScrn->options, info->Options);
1811de2362d3Smrg
1812de2362d3Smrg    if (!RADEONPreInitWeight(pScrn))
18138a02c2b0Smrg	return FALSE;
1814de2362d3Smrg
1815de2362d3Smrg    if (!RADEONPreInitChipType_KMS(pScrn))
18168a02c2b0Smrg        return FALSE;
1817de2362d3Smrg
1818de2362d3Smrg    if (radeon_open_drm_master(pScrn) == FALSE) {
1819de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Kernel modesetting setup failed\n");
18208a02c2b0Smrg	return FALSE;
1821de2362d3Smrg    }
1822de2362d3Smrg
1823de2362d3Smrg    info->dri2.available = FALSE;
1824de2362d3Smrg    info->dri2.enabled = FALSE;
18258a02c2b0Smrg    info->dri2.pKernelDRMVersion = drmGetVersion(pRADEONEnt->fd);
18262f9bb00cSmrg    if (!info->dri2.pKernelDRMVersion) {
1827de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
1828de2362d3Smrg		   "RADEONDRIGetVersion failed to get the DRM version\n");
18298a02c2b0Smrg	return FALSE;
1830de2362d3Smrg    }
1831de2362d3Smrg
1832935f1ae0Smrg    /* Get ScreenInit function */
1833935f1ae0Smrg    if (!xf86LoadSubModule(pScrn, "fb"))
1834935f1ae0Smrg	return FALSE;
1835935f1ae0Smrg
18368a02c2b0Smrg    if (!RADEONPreInitAccel_KMS(pScrn))
18378a02c2b0Smrg	return FALSE;
18388a02c2b0Smrg
18398a02c2b0Smrg    /* Depth 30 only supported since Linux 3.16 / kms driver minor version 39 */
18408a02c2b0Smrg    if (pScrn->depth == 30 && info->dri2.pKernelDRMVersion->version_minor < 39) {
18418a02c2b0Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
18428a02c2b0Smrg		   "Depth 30 is not supported. Kernel too old. Needs Linux 3.16+\n");
18438a02c2b0Smrg	return FALSE;
18448a02c2b0Smrg    }
1845de2362d3Smrg
18462f9bb00cSmrg    radeon_drm_queue_init(pScrn);
1847935f1ae0Smrg
1848de2362d3Smrg    info->allowColorTiling2D = FALSE;
1849de2362d3Smrg
1850de2362d3Smrg    /* don't enable tiling if accel is not enabled */
1851de2362d3Smrg    if (!info->r600_shadow_fb) {
1852de2362d3Smrg	Bool colorTilingDefault =
1853de2362d3Smrg	    info->ChipFamily >= CHIP_FAMILY_R300 &&
1854de2362d3Smrg	    /* this check could be removed sometime after a big mesa release
1855de2362d3Smrg	     * with proper bit, in the meantime you need to set tiling option in
1856de2362d3Smrg	     * xorg configuration files
1857de2362d3Smrg	     */
1858de2362d3Smrg	    info->ChipFamily <= CHIP_FAMILY_MULLINS &&
1859de2362d3Smrg	    !info->is_fast_fb;
1860de2362d3Smrg
1861de2362d3Smrg	/* 2D color tiling */
1862de2362d3Smrg	if (info->ChipFamily >= CHIP_FAMILY_R600) {
1863de2362d3Smrg		info->allowColorTiling2D = xf86ReturnOptValBool(info->Options, OPTION_COLOR_TILING_2D,
1864de2362d3Smrg                                                                info->ChipFamily <= CHIP_FAMILY_MULLINS);
1865de2362d3Smrg	}
1866de2362d3Smrg
1867de2362d3Smrg	if (info->ChipFamily >= CHIP_FAMILY_R600) {
1868de2362d3Smrg	    /* set default group bytes, overridden by kernel info below */
1869de2362d3Smrg	    info->group_bytes = 256;
1870de2362d3Smrg	    info->have_tiling_info = FALSE;
1871de2362d3Smrg	    if (info->dri2.pKernelDRMVersion->version_minor >= 6) {
1872de2362d3Smrg		if (r600_get_tile_config(pScrn)) {
1873de2362d3Smrg		    info->allowColorTiling = xf86ReturnOptValBool(info->Options,
1874de2362d3Smrg								  OPTION_COLOR_TILING, colorTilingDefault);
18751090d90aSmrg		    if (!info->use_glamor) {
18761090d90aSmrg			/* need working DFS for tiling */
18771090d90aSmrg			if (info->ChipFamily == CHIP_FAMILY_PALM &&
18781090d90aSmrg			    !info->accel_state->allowHWDFS)
18791090d90aSmrg			    info->allowColorTiling = FALSE;
18801090d90aSmrg		    }
1881de2362d3Smrg		} else
1882de2362d3Smrg		    info->allowColorTiling = FALSE;
1883de2362d3Smrg	    } else
1884de2362d3Smrg		xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1885de2362d3Smrg			   "R6xx+ KMS Color Tiling requires radeon drm 2.6.0 or newer\n");
1886de2362d3Smrg	} else
1887de2362d3Smrg	    info->allowColorTiling = xf86ReturnOptValBool(info->Options,
1888de2362d3Smrg							  OPTION_COLOR_TILING, colorTilingDefault);
1889de2362d3Smrg    } else
1890de2362d3Smrg	info->allowColorTiling = FALSE;
1891de2362d3Smrg
1892de2362d3Smrg    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1893de2362d3Smrg	 "KMS Color Tiling: %sabled\n", info->allowColorTiling ? "en" : "dis");
1894de2362d3Smrg    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1895de2362d3Smrg	 "KMS Color Tiling 2D: %sabled\n", info->allowColorTiling2D ? "en" : "dis");
1896de2362d3Smrg
1897935f1ae0Smrg#if USE_GLAMOR
1898935f1ae0Smrg    if (info->use_glamor) {
1899935f1ae0Smrg	info->shadow_primary = xf86ReturnOptValBool(info->Options,
1900935f1ae0Smrg						   OPTION_SHADOW_PRIMARY, FALSE);
1901935f1ae0Smrg
1902935f1ae0Smrg	if (info->shadow_primary)
1903935f1ae0Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_CONFIG, "ShadowPrimary enabled\n");
1904935f1ae0Smrg    }
1905935f1ae0Smrg#endif
1906935f1ae0Smrg
1907935f1ae0Smrg    if (!info->r600_shadow_fb) {
19081090d90aSmrg	from = X_DEFAULT;
1909935f1ae0Smrg
19101090d90aSmrg	info->tear_free = 2;
19111090d90aSmrg	if (xf86GetOptValBool(info->Options, OPTION_TEAR_FREE,
19121090d90aSmrg			      &info->tear_free))
19131090d90aSmrg	    from = X_CONFIG;
19141090d90aSmrg	xf86DrvMsg(pScrn->scrnIndex, from, "TearFree property default: %s\n",
19151090d90aSmrg		   info->tear_free == 2 ? "auto" : (info->tear_free ? "on" : "off"));
19161090d90aSmrg    }
19171090d90aSmrg
19188a02c2b0Smrg    if (!pScrn->is_gpu) {
19191090d90aSmrg	if (info->dri2.pKernelDRMVersion->version_minor >= 8) {
19201090d90aSmrg	    info->allowPageFlip = xf86ReturnOptValBool(info->Options,
19211090d90aSmrg						       OPTION_PAGE_FLIP, TRUE);
19221090d90aSmrg
19235748e6ecSmrg	    if (info->shadow_primary) {
19241090d90aSmrg		xf86DrvMsg(pScrn->scrnIndex,
19251090d90aSmrg			   info->allowPageFlip ? X_WARNING : X_DEFAULT,
19261090d90aSmrg			   "KMS Pageflipping: disabled%s\n",
19271090d90aSmrg			   info->allowPageFlip ?
19285748e6ecSmrg			   " because of ShadowPrimary" : "");
19291090d90aSmrg		info->allowPageFlip = FALSE;
19301090d90aSmrg	    } else {
19311090d90aSmrg		xf86DrvMsg(pScrn->scrnIndex, X_INFO,
19321090d90aSmrg			   "KMS Pageflipping: %sabled\n",
19331090d90aSmrg			   info->allowPageFlip ? "en" : "dis");
19341090d90aSmrg	    }
19351090d90aSmrg	}
1936935f1ae0Smrg
19371090d90aSmrg	if (!info->use_glamor) {
19381090d90aSmrg	    info->swapBuffersWait =
19391090d90aSmrg		xf86ReturnOptValBool(info->Options, OPTION_SWAPBUFFERS_WAIT, TRUE);
1940935f1ae0Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
19411090d90aSmrg		       "SwapBuffers wait for vsync: %sabled\n",
19421090d90aSmrg		       info->swapBuffersWait ? "en" : "dis");
1943935f1ae0Smrg	}
1944de2362d3Smrg    }
1945de2362d3Smrg
1946935f1ae0Smrg    if (xf86ReturnOptValBool(info->Options, OPTION_DELETE_DP12, FALSE)) {
1947935f1ae0Smrg        info->drmmode.delete_dp_12_displays = TRUE;
1948935f1ae0Smrg    }
1949935f1ae0Smrg
1950de2362d3Smrg    if (drmmode_pre_init(pScrn, &info->drmmode, pScrn->bitsPerPixel / 8) == FALSE) {
1951de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "Kernel modesetting setup failed\n");
19528a02c2b0Smrg	return FALSE;
1953de2362d3Smrg    }
1954de2362d3Smrg
19557203f7a1Smrg    RADEONSetupCapabilities(pScrn);
19567203f7a1Smrg
1957935f1ae0Smrg    if (info->drmmode.count_crtcs == 1)
1958de2362d3Smrg        pRADEONEnt->HasCRTC2 = FALSE;
1959de2362d3Smrg    else
1960de2362d3Smrg        pRADEONEnt->HasCRTC2 = TRUE;
1961de2362d3Smrg
1962de2362d3Smrg
1963de2362d3Smrg    /* fix up cloning on rn50 cards
1964de2362d3Smrg     * since they only have one crtc sometimes the xserver doesn't assign
1965de2362d3Smrg     * a crtc to one of the outputs even though both outputs have common modes
1966de2362d3Smrg     * which results in only one monitor being enabled.  Assign a crtc here so
1967de2362d3Smrg     * that both outputs light up.
1968de2362d3Smrg     */
1969de2362d3Smrg    if (info->ChipFamily == CHIP_FAMILY_RV100 && !pRADEONEnt->HasCRTC2) {
1970de2362d3Smrg	xf86CrtcConfigPtr xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
1971de2362d3Smrg	int i;
1972de2362d3Smrg
1973de2362d3Smrg	for (i = 0; i < xf86_config->num_output; i++) {
1974de2362d3Smrg	    xf86OutputPtr output = xf86_config->output[i];
1975de2362d3Smrg
1976de2362d3Smrg	    /* XXX: double check crtc mode */
19772f9bb00cSmrg	    if (output->probed_modes && !output->crtc)
1978de2362d3Smrg		output->crtc = xf86_config->crtc[0];
1979de2362d3Smrg	}
1980de2362d3Smrg    }
1981de2362d3Smrg
1982de2362d3Smrg    /* set cursor size */
1983de2362d3Smrg    if (info->ChipFamily >= CHIP_FAMILY_BONAIRE) {
1984de2362d3Smrg	info->cursor_w = CURSOR_WIDTH_CIK;
1985de2362d3Smrg	info->cursor_h = CURSOR_HEIGHT_CIK;
1986de2362d3Smrg    } else {
1987de2362d3Smrg	info->cursor_w = CURSOR_WIDTH;
1988de2362d3Smrg	info->cursor_h = CURSOR_HEIGHT;
1989de2362d3Smrg    }
1990de2362d3Smrg
1991de2362d3Smrg    {
1992de2362d3Smrg	struct drm_radeon_gem_info mminfo;
1993de2362d3Smrg
19948a02c2b0Smrg	if (!drmCommandWriteRead(pRADEONEnt->fd, DRM_RADEON_GEM_INFO, &mminfo, sizeof(mminfo)))
1995de2362d3Smrg	{
1996de2362d3Smrg	    info->vram_size = mminfo.vram_visible;
1997de2362d3Smrg	    info->gart_size = mminfo.gart_size;
1998de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
1999de2362d3Smrg		       "mem size init: gart size :%llx vram size: s:%llx visible:%llx\n",
2000de2362d3Smrg		       (unsigned long long)mminfo.gart_size,
2001de2362d3Smrg		       (unsigned long long)mminfo.vram_size,
2002de2362d3Smrg		       (unsigned long long)mminfo.vram_visible);
2003de2362d3Smrg	}
2004de2362d3Smrg    }
2005de2362d3Smrg
2006de2362d3Smrg    if (!info->use_glamor) {
2007de2362d3Smrg	info->exa_pixmaps = xf86ReturnOptValBool(info->Options,
2008de2362d3Smrg						 OPTION_EXA_PIXMAPS,
2009de2362d3Smrg						 (info->vram_size > (32 * 1024 * 1024) &&
2010de2362d3Smrg						 info->RenderAccel &&
2011de2362d3Smrg                                                 !info->is_fast_fb));
2012de2362d3Smrg	if (info->exa_pixmaps)
2013de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
2014de2362d3Smrg		       "EXA: Driver will allow EXA pixmaps in VRAM\n");
2015de2362d3Smrg	else
2016de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO,
2017de2362d3Smrg		       "EXA: Driver will not allow EXA pixmaps in VRAM\n");
2018de2362d3Smrg    }
2019de2362d3Smrg
2020de2362d3Smrg    /* no tiled scanout on r6xx+ yet */
2021de2362d3Smrg    if (info->allowColorTiling) {
2022de2362d3Smrg	if (info->ChipFamily >= CHIP_FAMILY_R600)
2023de2362d3Smrg	    tiling |= RADEON_TILING_MICRO;
2024de2362d3Smrg	else
2025de2362d3Smrg	    tiling |= RADEON_TILING_MACRO;
2026de2362d3Smrg    }
2027de2362d3Smrg    cpp = pScrn->bitsPerPixel / 8;
2028de2362d3Smrg    pScrn->displayWidth =
2029de2362d3Smrg	RADEON_ALIGN(pScrn->virtualX, drmmode_get_pitch_align(pScrn, cpp, tiling));
2030de2362d3Smrg
2031de2362d3Smrg    /* Set display resolution */
2032de2362d3Smrg    xf86SetDpi(pScrn, 0, 0);
2033de2362d3Smrg
2034de2362d3Smrg    if (!xf86SetGamma(pScrn, zeros)) return FALSE;
2035de2362d3Smrg
2036de2362d3Smrg    if (!xf86ReturnOptValBool(info->Options, OPTION_SW_CURSOR, FALSE)) {
2037de2362d3Smrg	if (!xf86LoadSubModule(pScrn, "ramdac")) return FALSE;
2038de2362d3Smrg    }
2039de2362d3Smrg
20402f9bb00cSmrg    if (!pScrn->modes
2041de2362d3Smrg#ifdef XSERVER_PLATFORM_BUS
2042de2362d3Smrg        && !pScrn->is_gpu
2043de2362d3Smrg#endif
2044de2362d3Smrg        ) {
2045de2362d3Smrg      xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "No modes.\n");
20468a02c2b0Smrg      return FALSE;
20478a02c2b0Smrg    }
2048de2362d3Smrg
2049de2362d3Smrg    return TRUE;
2050de2362d3Smrg}
2051de2362d3Smrg
2052de2362d3Smrgstatic Bool RADEONCursorInit_KMS(ScreenPtr pScreen)
2053de2362d3Smrg{
2054de2362d3Smrg    ScrnInfoPtr    pScrn = xf86ScreenToScrn(pScreen);
2055de2362d3Smrg    RADEONInfoPtr  info  = RADEONPTR(pScrn);
2056de2362d3Smrg
20578a02c2b0Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
20588a02c2b0Smrg		   "Initializing Cursor\n");
20598a02c2b0Smrg
20608a02c2b0Smrg    /* Set Silken Mouse */
20618a02c2b0Smrg    xf86SetSilkenMouse(pScreen);
20628a02c2b0Smrg
20638a02c2b0Smrg    /* Cursor setup */
20648a02c2b0Smrg    miDCInitialize(pScreen, xf86GetPointerScreenFuncs());
20658a02c2b0Smrg
20668a02c2b0Smrg    if (info->allowPageFlip) {
20678a02c2b0Smrg	miPointerScreenPtr PointPriv =
20688a02c2b0Smrg	    dixLookupPrivate(&pScreen->devPrivates, miPointerScreenKey);
20698a02c2b0Smrg
20708a02c2b0Smrg	if (!dixRegisterScreenPrivateKey(&radeon_device_private_key, pScreen,
20718a02c2b0Smrg					 PRIVATE_DEVICE,
20728a02c2b0Smrg					 sizeof(struct radeon_device_priv))) {
20738a02c2b0Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "dixRegisterScreenPrivateKey failed\n");
20748a02c2b0Smrg	    return FALSE;
20758a02c2b0Smrg	}
20768a02c2b0Smrg
20772f9bb00cSmrg	info->SpriteFuncs = PointPriv->spriteFuncs;
20782f9bb00cSmrg	PointPriv->spriteFuncs = &drmmode_sprite_funcs;
20798a02c2b0Smrg    }
20808a02c2b0Smrg
20818a02c2b0Smrg    if (xf86ReturnOptValBool(info->Options, OPTION_SW_CURSOR, FALSE))
20828a02c2b0Smrg	return TRUE;
20838a02c2b0Smrg
20848a02c2b0Smrg    if (!xf86_cursors_init(pScreen, info->cursor_w, info->cursor_h,
20858a02c2b0Smrg			   HARDWARE_CURSOR_TRUECOLOR_AT_8BPP |
20868a02c2b0Smrg			   HARDWARE_CURSOR_AND_SOURCE_WITH_MASK |
20878a02c2b0Smrg			   HARDWARE_CURSOR_SOURCE_MASK_INTERLEAVE_1 |
20888a02c2b0Smrg			   HARDWARE_CURSOR_UPDATE_UNHIDDEN |
20898a02c2b0Smrg			   HARDWARE_CURSOR_ARGB)) {
20908a02c2b0Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "xf86_cursors_init failed\n");
20918a02c2b0Smrg	return FALSE;
20928a02c2b0Smrg    }
20938a02c2b0Smrg
20948a02c2b0Smrg    return TRUE;
2095de2362d3Smrg}
2096de2362d3Smrg
2097de2362d3Smrgvoid
2098de2362d3SmrgRADEONBlank(ScrnInfoPtr pScrn)
2099de2362d3Smrg{
2100de2362d3Smrg    xf86CrtcConfigPtr   xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
2101de2362d3Smrg    xf86OutputPtr output;
2102de2362d3Smrg    xf86CrtcPtr crtc;
2103de2362d3Smrg    int o, c;
2104de2362d3Smrg
2105de2362d3Smrg    for (c = 0; c < xf86_config->num_crtc; c++) {
2106de2362d3Smrg       crtc = xf86_config->crtc[c];
2107de2362d3Smrg       for (o = 0; o < xf86_config->num_output; o++) {
2108de2362d3Smrg           output = xf86_config->output[o];
2109de2362d3Smrg           if (output->crtc != crtc)
2110de2362d3Smrg               continue;
2111de2362d3Smrg
2112de2362d3Smrg           output->funcs->dpms(output, DPMSModeOff);
2113de2362d3Smrg       }
2114de2362d3Smrg      crtc->funcs->dpms(crtc, DPMSModeOff);
2115de2362d3Smrg    }
2116de2362d3Smrg}
2117de2362d3Smrg
2118de2362d3Smrgvoid
2119de2362d3SmrgRADEONUnblank(ScrnInfoPtr pScrn)
2120de2362d3Smrg{
2121de2362d3Smrg    xf86CrtcConfigPtr   xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
2122de2362d3Smrg    xf86OutputPtr output;
2123de2362d3Smrg    xf86CrtcPtr crtc;
2124de2362d3Smrg    int o, c;
2125de2362d3Smrg    for (c = 0; c < xf86_config->num_crtc; c++) {
2126de2362d3Smrg       crtc = xf86_config->crtc[c];
2127de2362d3Smrg       if(!crtc->enabled)
2128de2362d3Smrg              continue;
2129de2362d3Smrg       crtc->funcs->dpms(crtc, DPMSModeOn);
2130de2362d3Smrg       for (o = 0; o < xf86_config->num_output; o++) {
2131de2362d3Smrg           output = xf86_config->output[o];
2132de2362d3Smrg           if (output->crtc != crtc)
2133de2362d3Smrg               continue;
2134de2362d3Smrg           output->funcs->dpms(output, DPMSModeOn);
2135de2362d3Smrg       }
2136de2362d3Smrg    }
2137de2362d3Smrg}
2138de2362d3Smrg
2139de2362d3Smrg
2140de2362d3Smrgstatic Bool RADEONSaveScreen_KMS(ScreenPtr pScreen, int mode)
2141de2362d3Smrg{
2142de2362d3Smrg    ScrnInfoPtr  pScrn = xf86ScreenToScrn(pScreen);
2143de2362d3Smrg    Bool         unblank;
2144de2362d3Smrg
2145de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2146de2362d3Smrg		   "RADEONSaveScreen(%d)\n", mode);
2147de2362d3Smrg
2148de2362d3Smrg    unblank = xf86IsUnblank(mode);
2149de2362d3Smrg    if (unblank) SetTimeSinceLastInputEvent();
2150de2362d3Smrg
21512f9bb00cSmrg    if (pScrn && pScrn->vtSema) {
2152de2362d3Smrg	if (unblank)
2153de2362d3Smrg	    RADEONUnblank(pScrn);
2154de2362d3Smrg	else
2155de2362d3Smrg	    RADEONBlank(pScrn);
2156de2362d3Smrg    }
2157de2362d3Smrg    return TRUE;
2158de2362d3Smrg}
2159de2362d3Smrg
2160de2362d3Smrgstatic Bool radeon_set_drm_master(ScrnInfoPtr pScrn)
2161de2362d3Smrg{
2162de2362d3Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
2163de2362d3Smrg    int err;
2164de2362d3Smrg
2165de2362d3Smrg#ifdef XF86_PDEV_SERVER_FD
2166de2362d3Smrg    if (pRADEONEnt->platform_dev &&
2167de2362d3Smrg            (pRADEONEnt->platform_dev->flags & XF86_PDEV_SERVER_FD))
2168de2362d3Smrg        return TRUE;
2169de2362d3Smrg#endif
2170de2362d3Smrg
21718a02c2b0Smrg    err = drmSetMaster(pRADEONEnt->fd);
2172de2362d3Smrg    if (err)
2173de2362d3Smrg        ErrorF("Unable to retrieve master\n");
2174de2362d3Smrg
2175de2362d3Smrg    return err == 0;
2176de2362d3Smrg}
2177de2362d3Smrg
2178de2362d3Smrgstatic void radeon_drop_drm_master(ScrnInfoPtr pScrn)
2179de2362d3Smrg{
2180de2362d3Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
2181de2362d3Smrg
21828a02c2b0Smrg#ifdef XF86_PDEV_SERVER_FD
2183de2362d3Smrg    if (pRADEONEnt->platform_dev &&
2184de2362d3Smrg            (pRADEONEnt->platform_dev->flags & XF86_PDEV_SERVER_FD))
2185de2362d3Smrg        return;
2186de2362d3Smrg#endif
2187de2362d3Smrg
21888a02c2b0Smrg    drmDropMaster(pRADEONEnt->fd);
2189de2362d3Smrg}
2190de2362d3Smrg
2191de2362d3Smrg/* Called at the end of each server generation.  Restore the original
2192de2362d3Smrg * text mode, unmap video memory, and unwrap and call the saved
2193de2362d3Smrg * CloseScreen function.
2194de2362d3Smrg */
21958a02c2b0Smrgstatic Bool RADEONCloseScreen_KMS(ScreenPtr pScreen)
2196de2362d3Smrg{
2197de2362d3Smrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
2198de2362d3Smrg    RADEONInfoPtr  info  = RADEONPTR(pScrn);
2199935f1ae0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
2200de2362d3Smrg
2201de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2202de2362d3Smrg		   "RADEONCloseScreen\n");
2203de2362d3Smrg
2204935f1ae0Smrg    /* Clear mask of assigned crtc's in this generation */
2205935f1ae0Smrg    pRADEONEnt->assigned_crtcs = 0;
2206935f1ae0Smrg
2207de2362d3Smrg    drmmode_uevent_fini(pScrn, &info->drmmode);
2208935f1ae0Smrg    radeon_drm_queue_close(pScrn);
2209de2362d3Smrg    radeon_cs_flush_indirect(pScrn);
2210de2362d3Smrg
22117203f7a1Smrg    if (info->callback_event_type != -1) {
22127203f7a1Smrg	DeleteCallback(&EventCallback, radeon_event_callback, pScrn);
22137203f7a1Smrg	DeleteCallback(&FlushCallback, radeon_flush_callback, pScrn);
22147203f7a1Smrg    }
2215de2362d3Smrg
2216de2362d3Smrg    if (info->accel_state->exa) {
2217de2362d3Smrg	exaDriverFini(pScreen);
2218de2362d3Smrg	free(info->accel_state->exa);
2219de2362d3Smrg	info->accel_state->exa = NULL;
2220de2362d3Smrg    }
2221de2362d3Smrg
2222935f1ae0Smrg    radeon_sync_close(pScreen);
2223935f1ae0Smrg
2224de2362d3Smrg    if (info->accel_state->use_vbos)
2225de2362d3Smrg        radeon_vbo_free_lists(pScrn);
2226de2362d3Smrg
2227de2362d3Smrg    radeon_drop_drm_master(pScrn);
2228de2362d3Smrg
2229de2362d3Smrg    drmmode_fini(pScrn, &info->drmmode);
2230de2362d3Smrg    if (info->dri2.enabled)
2231de2362d3Smrg	radeon_dri2_close_screen(pScreen);
2232de2362d3Smrg
2233935f1ae0Smrg    radeon_glamor_fini(pScreen);
2234935f1ae0Smrg
2235de2362d3Smrg    pScrn->vtSema = FALSE;
2236de2362d3Smrg    xf86ClearPrimInitDone(info->pEnt->index);
22378a02c2b0Smrg
22388a02c2b0Smrg    if (info->allowPageFlip) {
22398a02c2b0Smrg	miPointerScreenPtr PointPriv =
22408a02c2b0Smrg	    dixLookupPrivate(&pScreen->devPrivates, miPointerScreenKey);
22418a02c2b0Smrg
22422f9bb00cSmrg	if (PointPriv->spriteFuncs == &drmmode_sprite_funcs)
22432f9bb00cSmrg	    PointPriv->spriteFuncs = info->SpriteFuncs;
22448a02c2b0Smrg    }
22458a02c2b0Smrg
2246de2362d3Smrg    pScreen->BlockHandler = info->BlockHandler;
2247de2362d3Smrg    pScreen->CloseScreen = info->CloseScreen;
22488a02c2b0Smrg    return pScreen->CloseScreen(pScreen);
2249de2362d3Smrg}
2250de2362d3Smrg
2251de2362d3Smrg
22528a02c2b0Smrgvoid RADEONFreeScreen_KMS(ScrnInfoPtr pScrn)
2253de2362d3Smrg{
2254de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2255de2362d3Smrg		   "RADEONFreeScreen\n");
2256de2362d3Smrg
2257de2362d3Smrg    RADEONFreeRec(pScrn);
2258de2362d3Smrg}
2259de2362d3Smrg
22608a02c2b0SmrgBool RADEONScreenInit_KMS(ScreenPtr pScreen, int argc, char **argv)
2261de2362d3Smrg{
2262de2362d3Smrg    ScrnInfoPtr    pScrn = xf86ScreenToScrn(pScreen);
22638a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
2264de2362d3Smrg    RADEONInfoPtr  info  = RADEONPTR(pScrn);
2265de2362d3Smrg    int            subPixelOrder = SubPixelUnknown;
2266935f1ae0Smrg    MessageType from;
2267935f1ae0Smrg    Bool value;
2268935f1ae0Smrg    int driLevel;
2269de2362d3Smrg    const char *s;
2270de2362d3Smrg    void *front_ptr;
2271de2362d3Smrg
2272de2362d3Smrg    pScrn->fbOffset = 0;
2273de2362d3Smrg
2274de2362d3Smrg    miClearVisualTypes();
2275de2362d3Smrg    if (!miSetVisualTypes(pScrn->depth,
2276de2362d3Smrg			  miGetDefaultVisualMask(pScrn->depth),
2277de2362d3Smrg			  pScrn->rgbBits,
2278de2362d3Smrg			  pScrn->defaultVisual)) return FALSE;
2279de2362d3Smrg    miSetPixmapDepths ();
2280de2362d3Smrg
2281de2362d3Smrg    if (!radeon_set_drm_master(pScrn))
2282de2362d3Smrg        return FALSE;
2283de2362d3Smrg
2284de2362d3Smrg    info->directRenderingEnabled = FALSE;
2285de2362d3Smrg    if (info->r600_shadow_fb == FALSE)
2286de2362d3Smrg        info->directRenderingEnabled = radeon_dri2_screen_init(pScreen);
2287de2362d3Smrg
22882f9bb00cSmrg    if (info->ChipFamily >= CHIP_FAMILY_R600) {
22892f9bb00cSmrg	info->surf_man = radeon_surface_manager_new(pRADEONEnt->fd);
22902f9bb00cSmrg
22912f9bb00cSmrg	if (!info->surf_man) {
22922f9bb00cSmrg	    xf86DrvMsg(pScreen->myNum, X_ERROR,
22932f9bb00cSmrg		       "Failed to initialize surface manager\n");
22942f9bb00cSmrg	    return FALSE;
22952f9bb00cSmrg	}
22962f9bb00cSmrg    }
22972f9bb00cSmrg
2298de2362d3Smrg    if (!info->bufmgr)
22998a02c2b0Smrg        info->bufmgr = radeon_bo_manager_gem_ctor(pRADEONEnt->fd);
2300de2362d3Smrg    if (!info->bufmgr) {
2301de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2302de2362d3Smrg		   "failed to initialise GEM buffer manager");
2303de2362d3Smrg	return FALSE;
2304de2362d3Smrg    }
2305de2362d3Smrg    drmmode_set_bufmgr(pScrn, &info->drmmode, info->bufmgr);
2306de2362d3Smrg
2307de2362d3Smrg    if (!info->csm)
23088a02c2b0Smrg        info->csm = radeon_cs_manager_gem_ctor(pRADEONEnt->fd);
2309de2362d3Smrg    if (!info->csm) {
2310de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2311de2362d3Smrg		   "failed to initialise command submission manager");
2312de2362d3Smrg	return FALSE;
2313de2362d3Smrg    }
2314de2362d3Smrg
2315de2362d3Smrg    if (!info->cs)
2316de2362d3Smrg        info->cs = radeon_cs_create(info->csm, RADEON_BUFFER_SIZE/4);
2317de2362d3Smrg    if (!info->cs) {
2318de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2319de2362d3Smrg		   "failed to initialise command submission buffer");
2320de2362d3Smrg	return FALSE;
2321de2362d3Smrg    }
2322de2362d3Smrg
2323de2362d3Smrg    radeon_cs_set_limit(info->cs, RADEON_GEM_DOMAIN_GTT, info->gart_size);
2324de2362d3Smrg    radeon_cs_space_set_flush(info->cs, (void(*)(void *))radeon_cs_flush_indirect, pScrn);
2325de2362d3Smrg
2326de2362d3Smrg    if (!radeon_setup_kernel_mem(pScreen)) {
2327de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_ERROR, "radeon_setup_kernel_mem failed\n");
2328de2362d3Smrg	return FALSE;
2329de2362d3Smrg    }
23302f9bb00cSmrg
23312f9bb00cSmrg    if (!(info->front_buffer->flags & RADEON_BO_FLAGS_GBM))
23322f9bb00cSmrg	front_ptr = info->front_buffer->bo.radeon->ptr;
23332f9bb00cSmrg    else
23342f9bb00cSmrg	front_ptr = NULL;
2335de2362d3Smrg
2336de2362d3Smrg    if (info->r600_shadow_fb) {
2337de2362d3Smrg	info->fb_shadow = calloc(1,
2338de2362d3Smrg				 pScrn->displayWidth * pScrn->virtualY *
2339de2362d3Smrg				 ((pScrn->bitsPerPixel + 7) >> 3));
23402f9bb00cSmrg	if (!info->fb_shadow) {
2341de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2342de2362d3Smrg                       "Failed to allocate shadow framebuffer\n");
23438a02c2b0Smrg	    return FALSE;
2344de2362d3Smrg	} else {
2345de2362d3Smrg	    if (!fbScreenInit(pScreen, info->fb_shadow,
2346de2362d3Smrg			      pScrn->virtualX, pScrn->virtualY,
2347de2362d3Smrg			      pScrn->xDpi, pScrn->yDpi, pScrn->displayWidth,
2348de2362d3Smrg			      pScrn->bitsPerPixel))
2349de2362d3Smrg		return FALSE;
2350de2362d3Smrg	}
2351de2362d3Smrg    }
2352de2362d3Smrg
2353de2362d3Smrg    if (info->r600_shadow_fb == FALSE) {
2354de2362d3Smrg	/* Init fb layer */
2355de2362d3Smrg	if (!fbScreenInit(pScreen, front_ptr,
2356de2362d3Smrg			  pScrn->virtualX, pScrn->virtualY,
2357de2362d3Smrg			  pScrn->xDpi, pScrn->yDpi, pScrn->displayWidth,
2358de2362d3Smrg			  pScrn->bitsPerPixel))
2359de2362d3Smrg	    return FALSE;
2360de2362d3Smrg    }
2361de2362d3Smrg
2362de2362d3Smrg    xf86SetBlackWhitePixels(pScreen);
2363de2362d3Smrg
2364de2362d3Smrg    if (pScrn->bitsPerPixel > 8) {
2365de2362d3Smrg	VisualPtr  visual;
2366de2362d3Smrg
2367de2362d3Smrg	visual = pScreen->visuals + pScreen->numVisuals;
2368de2362d3Smrg	while (--visual >= pScreen->visuals) {
2369de2362d3Smrg	    if ((visual->class | DynamicClass) == DirectColor) {
2370de2362d3Smrg		visual->offsetRed   = pScrn->offset.red;
2371de2362d3Smrg		visual->offsetGreen = pScrn->offset.green;
2372de2362d3Smrg		visual->offsetBlue  = pScrn->offset.blue;
2373de2362d3Smrg		visual->redMask     = pScrn->mask.red;
2374de2362d3Smrg		visual->greenMask   = pScrn->mask.green;
2375de2362d3Smrg		visual->blueMask    = pScrn->mask.blue;
2376de2362d3Smrg	    }
2377de2362d3Smrg	}
2378de2362d3Smrg    }
2379de2362d3Smrg
2380de2362d3Smrg    /* Must be after RGB order fixed */
2381de2362d3Smrg    fbPictureInit (pScreen, 0, 0);
2382de2362d3Smrg
2383de2362d3Smrg#ifdef RENDER
2384de2362d3Smrg    if ((s = xf86GetOptValString(info->Options, OPTION_SUBPIXEL_ORDER))) {
2385de2362d3Smrg	if (strcmp(s, "RGB") == 0) subPixelOrder = SubPixelHorizontalRGB;
2386de2362d3Smrg	else if (strcmp(s, "BGR") == 0) subPixelOrder = SubPixelHorizontalBGR;
2387de2362d3Smrg	else if (strcmp(s, "NONE") == 0) subPixelOrder = SubPixelNone;
2388de2362d3Smrg	PictureSetSubpixelOrder (pScreen, subPixelOrder);
2389de2362d3Smrg    }
2390de2362d3Smrg#endif
2391de2362d3Smrg
23928a02c2b0Smrg    if (!pScreen->isGPU) {
23931090d90aSmrg	if (xorgGetVersion() >= XORG_VERSION_NUMERIC(1,18,3,0,0))
23941090d90aSmrg	    value = info->use_glamor;
23951090d90aSmrg	else
23961090d90aSmrg	    value = FALSE;
23971090d90aSmrg	from = X_DEFAULT;
2398935f1ae0Smrg
23991090d90aSmrg	if (!info->r600_shadow_fb) {
24001090d90aSmrg	    if (xf86GetOptValBool(info->Options, OPTION_DRI3, &value))
24011090d90aSmrg		from = X_CONFIG;
2402935f1ae0Smrg
24031090d90aSmrg	    if (xf86GetOptValInteger(info->Options, OPTION_DRI, &driLevel) &&
24041090d90aSmrg		(driLevel == 2 || driLevel == 3)) {
24051090d90aSmrg		from = X_CONFIG;
24061090d90aSmrg		value = driLevel == 3;
24071090d90aSmrg	    }
2408935f1ae0Smrg	}
2409935f1ae0Smrg
24101090d90aSmrg	if (value) {
24111090d90aSmrg	    value = radeon_sync_init(pScreen) &&
24121090d90aSmrg		radeon_present_screen_init(pScreen) &&
24131090d90aSmrg		radeon_dri3_screen_init(pScreen);
2414935f1ae0Smrg
24151090d90aSmrg	    if (!value)
24161090d90aSmrg		from = X_WARNING;
24171090d90aSmrg	}
2418935f1ae0Smrg
24191090d90aSmrg	xf86DrvMsg(pScrn->scrnIndex, from, "DRI3 %sabled\n", value ? "en" : "dis");
24201090d90aSmrg    }
2421935f1ae0Smrg
2422de2362d3Smrg    pScrn->vtSema = TRUE;
2423de2362d3Smrg    xf86SetBackingStore(pScreen);
2424de2362d3Smrg
2425de2362d3Smrg    if (info->directRenderingEnabled) {
2426de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Direct rendering enabled\n");
2427de2362d3Smrg    } else {
2428de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
2429de2362d3Smrg		   "Direct rendering disabled\n");
2430de2362d3Smrg    }
2431de2362d3Smrg
2432de2362d3Smrg    if (info->r600_shadow_fb) {
2433de2362d3Smrg	xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Acceleration disabled\n");
2434de2362d3Smrg	info->accelOn = FALSE;
2435de2362d3Smrg    } else {
2436de2362d3Smrg	xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2437de2362d3Smrg		       "Initializing Acceleration\n");
2438de2362d3Smrg	if (RADEONAccelInit(pScreen)) {
2439de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Acceleration enabled\n");
2440de2362d3Smrg	    info->accelOn = TRUE;
2441de2362d3Smrg	} else {
2442de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2443de2362d3Smrg		       "Acceleration initialization failed\n");
2444de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Acceleration disabled\n");
2445de2362d3Smrg	    info->accelOn = FALSE;
2446de2362d3Smrg	}
2447de2362d3Smrg    }
2448de2362d3Smrg
2449de2362d3Smrg    /* Init DPMS */
2450de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2451de2362d3Smrg		   "Initializing DPMS\n");
2452de2362d3Smrg    xf86DPMSInit(pScreen, xf86DPMSSet, 0);
2453de2362d3Smrg
24548a02c2b0Smrg    if (!RADEONCursorInit_KMS(pScreen))
24558a02c2b0Smrg	return FALSE;
2456de2362d3Smrg
2457de2362d3Smrg    /* DGA setup */
2458de2362d3Smrg#ifdef XFreeXDGA
2459de2362d3Smrg    /* DGA is dangerous on kms as the base and framebuffer location may change:
2460de2362d3Smrg     * http://lists.freedesktop.org/archives/xorg-devel/2009-September/002113.html
2461de2362d3Smrg     */
2462de2362d3Smrg    /* xf86DiDGAInit(pScreen, info->LinearAddr + pScrn->fbOffset); */
2463de2362d3Smrg#endif
24648a02c2b0Smrg    if (info->r600_shadow_fb == FALSE && !pScreen->isGPU) {
2465de2362d3Smrg        /* Init Xv */
2466de2362d3Smrg        xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2467de2362d3Smrg                       "Initializing Xv\n");
2468de2362d3Smrg        RADEONInitVideo(pScreen);
2469de2362d3Smrg    }
2470de2362d3Smrg
2471de2362d3Smrg    if (info->r600_shadow_fb == TRUE) {
2472de2362d3Smrg        if (!shadowSetup(pScreen)) {
2473de2362d3Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_ERROR,
2474de2362d3Smrg		       "Shadowfb initialization failed\n");
2475de2362d3Smrg            return FALSE;
2476de2362d3Smrg        }
2477de2362d3Smrg    }
2478de2362d3Smrg    pScrn->pScreen = pScreen;
2479de2362d3Smrg
24808a02c2b0Smrg    if (!pScreen->isGPU) {
24811090d90aSmrg	if (serverGeneration == 1 && bgNoneRoot && info->accelOn) {
24821090d90aSmrg	    info->CreateWindow = pScreen->CreateWindow;
24831090d90aSmrg	    pScreen->CreateWindow = RADEONCreateWindow_oneshot;
24841090d90aSmrg	}
24851090d90aSmrg	info->WindowExposures = pScreen->WindowExposures;
24861090d90aSmrg	pScreen->WindowExposures = RADEONWindowExposures_oneshot;
2487935f1ae0Smrg    }
2488935f1ae0Smrg
2489de2362d3Smrg    /* Provide SaveScreen & wrap BlockHandler and CloseScreen */
2490de2362d3Smrg    /* Wrap CloseScreen */
2491de2362d3Smrg    info->CloseScreen    = pScreen->CloseScreen;
2492de2362d3Smrg    pScreen->CloseScreen = RADEONCloseScreen_KMS;
2493de2362d3Smrg    pScreen->SaveScreen  = RADEONSaveScreen_KMS;
2494de2362d3Smrg    info->BlockHandler = pScreen->BlockHandler;
24951090d90aSmrg    pScreen->BlockHandler = RADEONBlockHandler_KMS;
2496de2362d3Smrg
2497de2362d3Smrg    info->CreateScreenResources = pScreen->CreateScreenResources;
2498de2362d3Smrg    pScreen->CreateScreenResources = RADEONCreateScreenResources_KMS;
2499de2362d3Smrg
2500de2362d3Smrg    pScreen->StartPixmapTracking = PixmapStartDirtyTracking;
2501de2362d3Smrg    pScreen->StopPixmapTracking = PixmapStopDirtyTracking;
25027203f7a1Smrg#if HAS_SYNC_SHARED_PIXMAP
25037203f7a1Smrg    pScreen->SyncSharedPixmap = radeon_sync_shared_pixmap;
2504de2362d3Smrg#endif
2505de2362d3Smrg
2506de2362d3Smrg   if (!xf86CrtcScreenInit (pScreen))
2507de2362d3Smrg       return FALSE;
2508de2362d3Smrg
2509de2362d3Smrg   /* Wrap pointer motion to flip touch screen around */
2510de2362d3Smrg//    info->PointerMoved = pScrn->PointerMoved;
2511de2362d3Smrg//    pScrn->PointerMoved = RADEONPointerMoved;
2512de2362d3Smrg
2513de2362d3Smrg    if (!drmmode_setup_colormap(pScreen, pScrn))
2514de2362d3Smrg	return FALSE;
2515de2362d3Smrg
2516de2362d3Smrg   /* Note unused options */
2517de2362d3Smrg    if (serverGeneration == 1)
2518de2362d3Smrg	xf86ShowUnusedOptions(pScrn->scrnIndex, pScrn->options);
2519de2362d3Smrg
2520de2362d3Smrg    drmmode_init(pScrn, &info->drmmode);
2521de2362d3Smrg
2522de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2523de2362d3Smrg		   "RADEONScreenInit finished\n");
2524de2362d3Smrg
2525de2362d3Smrg    info->accel_state->XInited3D = FALSE;
2526de2362d3Smrg    info->accel_state->engineMode = EXA_ENGINEMODE_UNKNOWN;
2527de2362d3Smrg
2528de2362d3Smrg    return TRUE;
2529de2362d3Smrg}
2530de2362d3Smrg
25318a02c2b0SmrgBool RADEONEnterVT_KMS(ScrnInfoPtr pScrn)
2532de2362d3Smrg{
2533de2362d3Smrg    RADEONInfoPtr  info  = RADEONPTR(pScrn);
2534de2362d3Smrg
2535de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2536de2362d3Smrg		   "RADEONEnterVT_KMS\n");
2537de2362d3Smrg
2538de2362d3Smrg    radeon_set_drm_master(pScrn);
2539de2362d3Smrg
25408a02c2b0Smrg    if (info->r600_shadow_fb) {
25418a02c2b0Smrg	int base_align = drmmode_get_base_align(pScrn, info->pixel_bytes, 0);
25428a02c2b0Smrg	struct radeon_bo *front_bo = radeon_bo_open(info->bufmgr, 0,
25432f9bb00cSmrg						    pScrn->displayWidth *
25442f9bb00cSmrg						    info->pixel_bytes *
25452f9bb00cSmrg						    pScrn->virtualY,
25468a02c2b0Smrg						    base_align,
25478a02c2b0Smrg						    RADEON_GEM_DOMAIN_VRAM, 0);
25488a02c2b0Smrg
25498a02c2b0Smrg	if (front_bo) {
25508a02c2b0Smrg	    if (radeon_bo_map(front_bo, 1) == 0) {
25518a02c2b0Smrg		memset(front_bo->ptr, 0, front_bo->size);
25522f9bb00cSmrg		radeon_bo_unref(info->front_buffer->bo.radeon);
25532f9bb00cSmrg		info->front_buffer->bo.radeon = front_bo;
25548a02c2b0Smrg	    } else {
25558a02c2b0Smrg		radeon_bo_unref(front_bo);
25568a02c2b0Smrg		front_bo = NULL;
25578a02c2b0Smrg	    }
25588a02c2b0Smrg	}
25598a02c2b0Smrg
25608a02c2b0Smrg	if (!front_bo) {
25618a02c2b0Smrg	    xf86DrvMsg(pScrn->scrnIndex, X_WARNING,
25628a02c2b0Smrg		       "Failed to allocate new scanout BO after VT switch, "
25638a02c2b0Smrg		       "other DRM masters may see screen contents\n");
25648a02c2b0Smrg	}
25658a02c2b0Smrg    }
25668a02c2b0Smrg
2567de2362d3Smrg    info->accel_state->XInited3D = FALSE;
2568de2362d3Smrg    info->accel_state->engineMode = EXA_ENGINEMODE_UNKNOWN;
2569de2362d3Smrg
2570de2362d3Smrg    pScrn->vtSema = TRUE;
2571de2362d3Smrg
2572935f1ae0Smrg    if (!drmmode_set_desired_modes(pScrn, &info->drmmode, TRUE))
2573de2362d3Smrg	return FALSE;
2574de2362d3Smrg
2575de2362d3Smrg    return TRUE;
2576de2362d3Smrg}
2577de2362d3Smrg
25788a02c2b0Smrgstatic
25798a02c2b0SmrgCARD32 cleanup_black_fb(OsTimerPtr timer, CARD32 now, pointer data)
25808a02c2b0Smrg{
25818a02c2b0Smrg    ScreenPtr screen = data;
25828a02c2b0Smrg    ScrnInfoPtr scrn = xf86ScreenToScrn(screen);
25838a02c2b0Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn);
25848a02c2b0Smrg    xf86CrtcConfigPtr xf86_config = XF86_CRTC_CONFIG_PTR(scrn);
25858a02c2b0Smrg    int c;
25868a02c2b0Smrg
25878a02c2b0Smrg    if (xf86ScreenToScrn(radeon_master_screen(screen))->vtSema)
25888a02c2b0Smrg	return 0;
25898a02c2b0Smrg
25908a02c2b0Smrg    /* Unreference the all-black FB created by RADEONLeaveVT_KMS. After
25918a02c2b0Smrg     * this, there should be no FB left created by this driver.
25928a02c2b0Smrg     */
25938a02c2b0Smrg    for (c = 0; c < xf86_config->num_crtc; c++) {
25948a02c2b0Smrg	drmmode_crtc_private_ptr drmmode_crtc =
25958a02c2b0Smrg	    xf86_config->crtc[c]->driver_private;
25968a02c2b0Smrg
25978a02c2b0Smrg	drmmode_fb_reference(pRADEONEnt->fd, &drmmode_crtc->fb, NULL);
25988a02c2b0Smrg    }
25998a02c2b0Smrg
26008a02c2b0Smrg    TimerFree(timer);
26018a02c2b0Smrg    return 0;
26028a02c2b0Smrg}
26038a02c2b0Smrg
26048a02c2b0Smrgstatic void
26055748e6ecSmrgpixmap_unref_fb(PixmapPtr pixmap)
26068a02c2b0Smrg{
26075748e6ecSmrg    ScrnInfoPtr scrn = xf86ScreenToScrn(pixmap->drawable.pScreen);
26088a02c2b0Smrg    struct drmmode_fb **fb_ptr = radeon_pixmap_get_fb_ptr(pixmap);
26095748e6ecSmrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(scrn);
26108a02c2b0Smrg
26118a02c2b0Smrg    if (fb_ptr)
26128a02c2b0Smrg	drmmode_fb_reference(pRADEONEnt->fd, fb_ptr, NULL);
26138a02c2b0Smrg}
2614de2362d3Smrg
26155748e6ecSmrgstatic void
26165748e6ecSmrgclient_pixmap_unref_fb(void *value, XID id, void *pScreen)
26175748e6ecSmrg{
26185748e6ecSmrg    PixmapPtr pixmap = value;
26195748e6ecSmrg
26205748e6ecSmrg    if (pixmap->drawable.pScreen == pScreen)
26215748e6ecSmrg	pixmap_unref_fb(pixmap);
26225748e6ecSmrg}
26235748e6ecSmrg
26248a02c2b0Smrgvoid RADEONLeaveVT_KMS(ScrnInfoPtr pScrn)
2625de2362d3Smrg{
2626de2362d3Smrg    RADEONInfoPtr  info  = RADEONPTR(pScrn);
26278a02c2b0Smrg    ScreenPtr pScreen = pScrn->pScreen;
2628de2362d3Smrg
2629de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2630de2362d3Smrg		   "RADEONLeaveVT_KMS\n");
2631de2362d3Smrg
26328a02c2b0Smrg    if (!info->r600_shadow_fb) {
26338a02c2b0Smrg	RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
26348a02c2b0Smrg	xf86CrtcConfigPtr xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
26358a02c2b0Smrg	struct drmmode_scanout black_scanout = { .pixmap = NULL, .bo = NULL };
26368a02c2b0Smrg	xf86CrtcPtr crtc;
26378a02c2b0Smrg	drmmode_crtc_private_ptr drmmode_crtc;
26388a02c2b0Smrg	unsigned w = 0, h = 0;
26398a02c2b0Smrg	int i;
26408a02c2b0Smrg
26415748e6ecSmrg	/* If we're called from CloseScreen, trying to clear the black
26425748e6ecSmrg	 * scanout BO will likely crash and burn
26435748e6ecSmrg	 */
26445748e6ecSmrg	if (!pScreen->GCperDepth[0])
26455748e6ecSmrg	    goto hide_cursors;
26465748e6ecSmrg
26478a02c2b0Smrg	/* Compute maximum scanout dimensions of active CRTCs */
26488a02c2b0Smrg	for (i = 0; i < xf86_config->num_crtc; i++) {
26498a02c2b0Smrg	    crtc = xf86_config->crtc[i];
26508a02c2b0Smrg	    drmmode_crtc = crtc->driver_private;
26518a02c2b0Smrg
26528a02c2b0Smrg	    if (!drmmode_crtc->fb)
26538a02c2b0Smrg		continue;
26548a02c2b0Smrg
26558a02c2b0Smrg	    w = max(w, crtc->mode.HDisplay);
26568a02c2b0Smrg	    h = max(h, crtc->mode.VDisplay);
26578a02c2b0Smrg	}
26588a02c2b0Smrg
26598a02c2b0Smrg	/* Make all active CRTCs scan out from an all-black framebuffer */
26608a02c2b0Smrg	if (w > 0 && h > 0) {
26618a02c2b0Smrg	    if (drmmode_crtc_scanout_create(crtc, &black_scanout, w, h)) {
26628a02c2b0Smrg		struct drmmode_fb *black_fb =
26638a02c2b0Smrg		    radeon_pixmap_get_fb(black_scanout.pixmap);
26648a02c2b0Smrg
26658a02c2b0Smrg		radeon_pixmap_clear(black_scanout.pixmap);
26662f9bb00cSmrg		radeon_finish(pScrn, black_scanout.bo);
26678a02c2b0Smrg
26688a02c2b0Smrg		for (i = 0; i < xf86_config->num_crtc; i++) {
26698a02c2b0Smrg		    crtc = xf86_config->crtc[i];
26708a02c2b0Smrg		    drmmode_crtc = crtc->driver_private;
26718a02c2b0Smrg
26728a02c2b0Smrg		    if (drmmode_crtc->fb) {
26738a02c2b0Smrg			if (black_fb) {
26748a02c2b0Smrg			    drmmode_set_mode(crtc, black_fb, &crtc->mode, 0, 0);
26758a02c2b0Smrg			} else {
26768a02c2b0Smrg			    drmModeSetCrtc(pRADEONEnt->fd,
26778a02c2b0Smrg					   drmmode_crtc->mode_crtc->crtc_id, 0,
26788a02c2b0Smrg					   0, 0, NULL, 0, NULL);
26798a02c2b0Smrg			    drmmode_fb_reference(pRADEONEnt->fd,
26808a02c2b0Smrg						 &drmmode_crtc->fb, NULL);
26818a02c2b0Smrg			}
26828a02c2b0Smrg
26838a02c2b0Smrg			if (pScrn->is_gpu) {
26848a02c2b0Smrg			    if (drmmode_crtc->scanout[0].pixmap)
26855748e6ecSmrg				pixmap_unref_fb(drmmode_crtc->scanout[0].pixmap);
26868a02c2b0Smrg			    if (drmmode_crtc->scanout[1].pixmap)
26875748e6ecSmrg				pixmap_unref_fb(drmmode_crtc->scanout[1].pixmap);
26888a02c2b0Smrg			} else {
2689f2b8d91dSmrg			    drmmode_crtc_scanout_free(crtc);
26908a02c2b0Smrg			}
26918a02c2b0Smrg		    }
26928a02c2b0Smrg		}
26938a02c2b0Smrg	    }
26948a02c2b0Smrg	}
26958a02c2b0Smrg
26968a02c2b0Smrg	xf86RotateFreeShadow(pScrn);
26978a02c2b0Smrg	drmmode_crtc_scanout_destroy(&info->drmmode, &black_scanout);
26988a02c2b0Smrg
26998a02c2b0Smrg	/* Unreference FBs of all pixmaps. After this, the only FB remaining
27008a02c2b0Smrg	 * should be the all-black one being scanned out by active CRTCs
27018a02c2b0Smrg	 */
27028a02c2b0Smrg	for (i = 0; i < currentMaxClients; i++) {
27038a02c2b0Smrg	    if (i > 0 &&
27048a02c2b0Smrg		(!clients[i] || clients[i]->clientState != ClientStateRunning))
27058a02c2b0Smrg		continue;
27068a02c2b0Smrg
27075748e6ecSmrg	    FindClientResourcesByType(clients[i], RT_PIXMAP,
27085748e6ecSmrg				      client_pixmap_unref_fb, pScreen);
27098a02c2b0Smrg	}
27108a02c2b0Smrg
27115748e6ecSmrg	pixmap_unref_fb(pScreen->GetScreenPixmap(pScreen));
27128a02c2b0Smrg    } else {
27132f9bb00cSmrg	memset(info->front_buffer->bo.radeon->ptr, 0,
27142f9bb00cSmrg	       pScrn->displayWidth * info->pixel_bytes * pScrn->virtualY);
27158a02c2b0Smrg    }
2716de2362d3Smrg
27175748e6ecSmrg    if (pScreen->GCperDepth[0])
27185748e6ecSmrg	TimerSet(NULL, 0, 1000, cleanup_black_fb, pScreen);
2719de2362d3Smrg
27205748e6ecSmrg hide_cursors:
2721de2362d3Smrg    xf86_hide_cursors (pScrn);
27228a02c2b0Smrg
27238a02c2b0Smrg    radeon_drop_drm_master(pScrn);
27248a02c2b0Smrg
2725de2362d3Smrg    info->accel_state->XInited3D = FALSE;
2726de2362d3Smrg    info->accel_state->engineMode = EXA_ENGINEMODE_UNKNOWN;
2727de2362d3Smrg
2728de2362d3Smrg    xf86DrvMsgVerb(pScrn->scrnIndex, X_INFO, RADEON_LOGLEVEL_DEBUG,
2729de2362d3Smrg		   "Ok, leaving now...\n");
2730de2362d3Smrg}
2731de2362d3Smrg
2732de2362d3Smrg
27338a02c2b0SmrgBool RADEONSwitchMode_KMS(ScrnInfoPtr pScrn, DisplayModePtr mode)
2734de2362d3Smrg{
2735de2362d3Smrg    Bool ret;
2736de2362d3Smrg    ret = xf86SetSingleMode (pScrn, mode, RR_Rotate_0);
2737de2362d3Smrg    return ret;
2738de2362d3Smrg
2739de2362d3Smrg}
2740de2362d3Smrg
27418a02c2b0Smrgvoid RADEONAdjustFrame_KMS(ScrnInfoPtr pScrn, int x, int y)
2742de2362d3Smrg{
2743de2362d3Smrg    RADEONInfoPtr  info        = RADEONPTR(pScrn);
2744de2362d3Smrg    drmmode_adjust_frame(pScrn, &info->drmmode, x, y);
2745de2362d3Smrg    return;
2746de2362d3Smrg}
2747de2362d3Smrg
2748de2362d3Smrgstatic Bool radeon_setup_kernel_mem(ScreenPtr pScreen)
2749de2362d3Smrg{
2750de2362d3Smrg    ScrnInfoPtr pScrn = xf86ScreenToScrn(pScreen);
2751de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(pScrn);
2752de2362d3Smrg    xf86CrtcConfigPtr   xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
2753de2362d3Smrg    int cpp = info->pixel_bytes;
27542f9bb00cSmrg    int pitch;
2755de2362d3Smrg    uint32_t tiling_flags = 0;
2756de2362d3Smrg
27572f9bb00cSmrg    if (info->accel_state->exa) {
2758de2362d3Smrg	xf86DrvMsg(pScreen->myNum, X_ERROR, "Memory map already initialized\n");
2759de2362d3Smrg	return FALSE;
2760de2362d3Smrg    }
2761de2362d3Smrg    if (!info->use_glamor && info->r600_shadow_fb == FALSE) {
2762de2362d3Smrg        info->accel_state->exa = exaDriverAlloc();
27632f9bb00cSmrg        if (!info->accel_state->exa) {
2764de2362d3Smrg	    xf86DrvMsg(pScreen->myNum, X_ERROR, "exaDriverAlloc failed\n");
2765de2362d3Smrg	    return FALSE;
2766de2362d3Smrg	}
2767de2362d3Smrg    }
2768de2362d3Smrg
2769de2362d3Smrg    {
2770de2362d3Smrg	int cursor_size;
2771f2b8d91dSmrg	int c, i;
2772de2362d3Smrg
2773de2362d3Smrg	cursor_size = info->cursor_w * info->cursor_h * 4;
2774de2362d3Smrg	cursor_size = RADEON_ALIGN(cursor_size, RADEON_GPU_PAGE_SIZE);
2775de2362d3Smrg	for (c = 0; c < xf86_config->num_crtc; c++) {
2776f2b8d91dSmrg	    drmmode_crtc_private_ptr drmmode_crtc = xf86_config->crtc[c]->driver_private;
2777f2b8d91dSmrg
2778f2b8d91dSmrg	    for (i = 0; i < 2; i++) {
2779f2b8d91dSmrg		if (!drmmode_crtc->cursor_bo[i]) {
2780f2b8d91dSmrg		    drmmode_crtc->cursor_bo[i] =
2781f2b8d91dSmrg			radeon_bo_open(info->bufmgr, 0, cursor_size, 0,
2782f2b8d91dSmrg				       RADEON_GEM_DOMAIN_VRAM, 0);
2783f2b8d91dSmrg
2784f2b8d91dSmrg		    if (!(drmmode_crtc->cursor_bo[i])) {
2785f2b8d91dSmrg			ErrorF("Failed to allocate cursor buffer memory\n");
2786f2b8d91dSmrg			return FALSE;
2787f2b8d91dSmrg		    }
2788f2b8d91dSmrg
2789f2b8d91dSmrg		    if (radeon_bo_map(drmmode_crtc->cursor_bo[i], 1))
2790f2b8d91dSmrg			ErrorF("Failed to map cursor buffer memory\n");
2791f2b8d91dSmrg		}
2792f2b8d91dSmrg	    }
2793f2b8d91dSmrg	}
2794de2362d3Smrg    }
2795de2362d3Smrg
27962f9bb00cSmrg    if (!info->front_buffer) {
27972f9bb00cSmrg	int usage = CREATE_PIXMAP_USAGE_BACKING_PIXMAP;
27982f9bb00cSmrg
27992f9bb00cSmrg	if (info->allowColorTiling && !info->shadow_primary) {
28002f9bb00cSmrg	    if (info->ChipFamily < CHIP_FAMILY_R600 || info->allowColorTiling2D)
28012f9bb00cSmrg		usage |= RADEON_CREATE_PIXMAP_TILING_MACRO;
28022f9bb00cSmrg	    else
28032f9bb00cSmrg		usage |= RADEON_CREATE_PIXMAP_TILING_MICRO;
28042f9bb00cSmrg	}
28052f9bb00cSmrg
28062f9bb00cSmrg        info->front_buffer = radeon_alloc_pixmap_bo(pScrn, pScrn->virtualX,
28072f9bb00cSmrg						    pScrn->virtualY,
28082f9bb00cSmrg						    pScrn->depth,
28092f9bb00cSmrg						    usage,
28102f9bb00cSmrg						    pScrn->bitsPerPixel,
28112f9bb00cSmrg						    &pitch,
28122f9bb00cSmrg						    &info->front_surface,
28132f9bb00cSmrg						    &tiling_flags);
2814de2362d3Smrg
2815de2362d3Smrg        if (info->r600_shadow_fb == TRUE) {
28162f9bb00cSmrg            if (radeon_bo_map(info->front_buffer->bo.radeon, 1)) {
2817de2362d3Smrg                ErrorF("Failed to map cursor buffer memory\n");
2818de2362d3Smrg            }
2819de2362d3Smrg        }
28202f9bb00cSmrg
28212f9bb00cSmrg	if (!info->use_glamor) {
2822de2362d3Smrg#if X_BYTE_ORDER == X_BIG_ENDIAN
28232f9bb00cSmrg	    switch (cpp) {
28242f9bb00cSmrg	    case 4:
28252f9bb00cSmrg		tiling_flags |= RADEON_TILING_SWAP_32BIT;
28262f9bb00cSmrg		break;
28272f9bb00cSmrg	    case 2:
28282f9bb00cSmrg		tiling_flags |= RADEON_TILING_SWAP_16BIT;
28292f9bb00cSmrg		break;
28302f9bb00cSmrg	    }
28312f9bb00cSmrg	    if (info->ChipFamily < CHIP_FAMILY_R600 &&
28322f9bb00cSmrg		info->r600_shadow_fb && tiling_flags)
28332f9bb00cSmrg		tiling_flags |= RADEON_TILING_SURFACE;
2834de2362d3Smrg#endif
28352f9bb00cSmrg	    if (tiling_flags)
28362f9bb00cSmrg		radeon_bo_set_tiling(info->front_buffer->bo.radeon, tiling_flags, pitch);
28372f9bb00cSmrg	}
2838de2362d3Smrg
28392f9bb00cSmrg	pScrn->displayWidth = pitch / cpp;
28402f9bb00cSmrg    }
2841de2362d3Smrg
28422f9bb00cSmrg    pitch = pScrn->displayWidth * cpp;
28432f9bb00cSmrg    xf86DrvMsg(pScrn->scrnIndex, X_INFO, "Front buffer size: %dK\n",
28442f9bb00cSmrg	       pitch * pScrn->virtualY / 1024);
28452f9bb00cSmrg    radeon_kms_update_vram_limit(pScrn, pitch * pScrn->virtualY);
2846de2362d3Smrg    return TRUE;
2847de2362d3Smrg}
2848de2362d3Smrg
2849de2362d3Smrgvoid radeon_kms_update_vram_limit(ScrnInfoPtr pScrn, uint32_t new_fb_size)
2850de2362d3Smrg{
2851de2362d3Smrg    xf86CrtcConfigPtr   xf86_config = XF86_CRTC_CONFIG_PTR(pScrn);
2852de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(pScrn);
2853de2362d3Smrg    uint64_t remain_size_bytes;
2854de2362d3Smrg    int c;
2855de2362d3Smrg
2856de2362d3Smrg    for (c = 0; c < xf86_config->num_crtc; c++) {
2857f2b8d91dSmrg	drmmode_crtc_private_ptr drmmode_crtc = xf86_config->crtc[c]->driver_private;
2858f2b8d91dSmrg
2859f2b8d91dSmrg	if (drmmode_crtc->cursor_bo[0])
2860de2362d3Smrg	    new_fb_size += (64 * 4 * 64);
2861de2362d3Smrg    }
2862de2362d3Smrg
2863de2362d3Smrg    remain_size_bytes = info->vram_size - new_fb_size;
2864de2362d3Smrg    remain_size_bytes = (remain_size_bytes / 10) * 9;
2865de2362d3Smrg    if (remain_size_bytes > 0xffffffff)
2866de2362d3Smrg	remain_size_bytes = 0xffffffff;
2867de2362d3Smrg    radeon_cs_set_limit(info->cs, RADEON_GEM_DOMAIN_VRAM,
2868de2362d3Smrg			(uint32_t)remain_size_bytes);
2869de2362d3Smrg
2870de2362d3Smrg    xf86DrvMsg(pScrn->scrnIndex, X_INFO, "VRAM usage limit set to %uK\n",
2871de2362d3Smrg	       (uint32_t)remain_size_bytes / 1024);
2872de2362d3Smrg}
2873de2362d3Smrg
2874de2362d3Smrg/* Used to disallow modes that are not supported by the hardware */
28758a02c2b0SmrgModeStatus RADEONValidMode(ScrnInfoPtr pScrn, DisplayModePtr mode,
2876de2362d3Smrg                           Bool verbose, int flag)
2877de2362d3Smrg{
2878de2362d3Smrg    RADEONInfoPtr info = RADEONPTR(pScrn);
2879de2362d3Smrg    RADEONEntPtr pRADEONEnt = RADEONEntPriv(pScrn);
2880de2362d3Smrg
2881de2362d3Smrg    /*
2882de2362d3Smrg     * RN50 has effective maximum mode bandwidth of about 300MiB/s.
2883de2362d3Smrg     * XXX should really do this for all chips by properly computing
2884de2362d3Smrg     * memory bandwidth and an overhead factor.
2885de2362d3Smrg    */
2886de2362d3Smrg    if (info->ChipFamily == CHIP_FAMILY_RV100 && !pRADEONEnt->HasCRTC2) {
2887de2362d3Smrg       if (xf86ModeBandwidth(mode, pScrn->bitsPerPixel) > 300)
2888de2362d3Smrg          return MODE_BANDWIDTH;
2889de2362d3Smrg    }
2890de2362d3Smrg    /* There are problems with double scan mode at high clocks
2891de2362d3Smrg     * They're likely related PLL and display buffer settings.
2892de2362d3Smrg     * Disable these modes for now.
2893de2362d3Smrg     */
2894de2362d3Smrg    if (mode->Flags & V_DBLSCAN) {
2895de2362d3Smrg       if ((mode->CrtcHDisplay >= 1024) || (mode->CrtcVDisplay >= 768))
2896de2362d3Smrg           return MODE_CLOCK_RANGE;
2897de2362d3Smrg   }
2898de2362d3Smrg    return MODE_OK;
2899de2362d3Smrg}
2900