/src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/ |
amdgpu_ih.c | 49 u32 rb_bufsz; local in function:amdgpu_ih_ring_init 53 rb_bufsz = order_base_2(ring_size / 4); 54 ring_size = (1 << rb_bufsz) * 4;
|
amdgpu_cik_ih.c | 114 int rb_bufsz; local in function:cik_ih_irq_init 132 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); 136 (rb_bufsz << 1));
|
amdgpu_cz_ih.c | 115 int rb_bufsz; local in function:cz_ih_irq_init 134 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); 137 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_iceland_ih.c | 114 int rb_bufsz; local in function:iceland_ih_irq_init 134 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); 137 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_si_ih.c | 68 int rb_bufsz; local in function:si_ih_irq_init 80 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); 84 (rb_bufsz << 1) |
|
amdgpu_tonga_ih.c | 111 int rb_bufsz; local in function:tonga_ih_irq_init 130 rb_bufsz = order_base_2(adev->irq.ih.ring_size / 4); 132 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_navi10_ih.c | 83 int rb_bufsz = order_base_2(ih->ring_size / 4); local in function:navi10_ih_rb_cntl 91 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_uvd_v4_2.c | 262 uint32_t rb_bufsz; local in function:uvd_v4_2_start 372 rb_bufsz = order_base_2(ring->ring_size); 373 rb_bufsz = (0x1 << 8) | rb_bufsz; 374 WREG32_P(mmUVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
|
amdgpu_uvd_v5_0.c | 300 uint32_t rb_bufsz, tmp; local in function:uvd_v5_0_start 397 rb_bufsz = order_base_2(ring->ring_size); 399 tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
|
amdgpu_vega10_ih.c | 173 int rb_bufsz = order_base_2(ih->ring_size / 4); local in function:vega10_ih_rb_cntl 181 ih_rb_cntl = REG_SET_FIELD(ih_rb_cntl, IH_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_si_dma.c | 139 u32 rb_cntl, dma_cntl, ib_cntl, rb_bufsz; local in function:si_dma_start 150 rb_bufsz = order_base_2(ring->ring_size / 4); 151 rb_cntl = rb_bufsz << 1;
|
amdgpu_vcn_v2_5.c | 760 uint32_t rb_bufsz, tmp; local in function:vcn_v2_5_start_dpg_mode 856 rb_bufsz = order_base_2(ring->ring_size); 857 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz); 892 uint32_t rb_bufsz, tmp; local in function:vcn_v2_5_start 1036 rb_bufsz = order_base_2(ring->ring_size); 1037 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz); 1133 uint32_t offset, size, tmp, i, rb_bufsz; local in function:vcn_v2_5_sriov_start 1250 rb_bufsz = order_base_2(ring->ring_size) [all...] |
amdgpu_cik_sdma.c | 441 u32 rb_bufsz; local in function:cik_sdma_gfx_resume 467 rb_bufsz = order_base_2(ring->ring_size / 4); 468 rb_cntl = rb_bufsz << 1;
|
amdgpu_sdma_v2_4.c | 420 u32 rb_bufsz; local in function:sdma_v2_4_gfx_resume 444 rb_bufsz = order_base_2(ring->ring_size / 4); 446 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_uvd_v6_0.c | 707 uint32_t rb_bufsz, tmp; local in function:uvd_v6_0_start 816 rb_bufsz = order_base_2(ring->ring_size); 817 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
|
amdgpu_uvd_v7_0.c | 902 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, size); 940 uint32_t rb_bufsz, tmp; local in function:uvd_v7_0_start 1068 rb_bufsz = order_base_2(ring->ring_size); 1069 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
|
amdgpu_vcn_v1_0.c | 788 uint32_t rb_bufsz, tmp; local in function:vcn_v1_0_start_spg_mode 907 rb_bufsz = order_base_2(ring->ring_size); 908 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz); 962 uint32_t rb_bufsz, tmp; local in function:vcn_v1_0_start_dpg_mode 1065 rb_bufsz = order_base_2(ring->ring_size); 1066 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
|
amdgpu_vcn_v2_0.c | 753 uint32_t rb_bufsz, tmp; local in function:vcn_v2_0_start_dpg_mode 843 rb_bufsz = order_base_2(ring->ring_size); 844 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz); 879 uint32_t rb_bufsz, tmp; local in function:vcn_v2_0_start 1004 rb_bufsz = order_base_2(ring->ring_size); 1005 tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
|
amdgpu_sdma_v3_0.c | 655 u32 rb_bufsz; local in function:sdma_v3_0_gfx_resume 682 rb_bufsz = order_base_2(ring->ring_size / 4); 684 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_sdma_v4_0.c | 1070 uint32_t rb_bufsz = order_base_2(ring->ring_size / 4); local in function:sdma_v4_0_rb_cntl 1072 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
|
amdgpu_sdma_v5_0.c | 620 u32 rb_bufsz; local in function:sdma_v5_0_gfx_resume 636 rb_bufsz = order_base_2(ring->ring_size / 4); 638 rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
|
/src/sys/external/bsd/drm2/dist/drm/radeon/ |
radeon_uvd_v1_0.c | 271 uint32_t rb_bufsz; local in function:uvd_v1_0_start 382 rb_bufsz = order_base_2(ring->ring_size); 383 rb_bufsz = (0x1 << 8) | rb_bufsz; 384 WREG32_P(UVD_RBC_RB_CNTL, rb_bufsz, ~0x11f1f);
|
radeon_ni_dma.c | 196 u32 rb_bufsz; local in function:cayman_dma_resume 215 rb_bufsz = order_base_2(ring->ring_size / 4); 216 rb_cntl = rb_bufsz << 1;
|
radeon_r600_dma.c | 129 u32 rb_bufsz; local in function:r600_dma_resume 136 rb_bufsz = order_base_2(ring->ring_size / 4); 137 rb_cntl = rb_bufsz << 1;
|
radeon_cik_sdma.c | 374 u32 rb_bufsz; local in function:cik_sdma_gfx_resume 393 rb_bufsz = order_base_2(ring->ring_size / 4); 394 rb_cntl = rb_bufsz << 1;
|