OpenGrok
Home
Sort by:
relevance
|
last modified time
|
path
Full Search
in project(s):
src
Definition
Symbol
File Path
History
|
|
Help
Searched
refs:DRM_IOWR
(Results
1 - 25
of
32
) sorted by relevancy
1
2
/src/sys/external/bsd/drm2/dist/include/uapi/drm/
drm.h
848
#define
DRM_IOWR
(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
850
#define DRM_IOCTL_VERSION
DRM_IOWR
(0x00, struct drm_version)
851
#define DRM_IOCTL_GET_UNIQUE
DRM_IOWR
(0x01, struct drm_unique)
853
#define DRM_IOCTL_IRQ_BUSID
DRM_IOWR
(0x03, struct drm_irq_busid)
854
#define DRM_IOCTL_GET_MAP
DRM_IOWR
(0x04, struct drm_map)
855
#define DRM_IOCTL_GET_CLIENT
DRM_IOWR
(0x05, struct drm_client)
857
#define DRM_IOCTL_SET_VERSION
DRM_IOWR
(0x07, struct drm_set_version)
860
#define DRM_IOCTL_GEM_FLINK
DRM_IOWR
(0x0a, struct drm_gem_flink)
861
#define DRM_IOCTL_GEM_OPEN
DRM_IOWR
(0x0b, struct drm_gem_open)
862
#define DRM_IOCTL_GET_CAP
DRM_IOWR
(0x0c, struct drm_get_cap
[
all
...]
tegra_drm.h
664
#define DRM_IOCTL_TEGRA_GEM_CREATE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_GEM_CREATE, struct drm_tegra_gem_create)
665
#define DRM_IOCTL_TEGRA_GEM_MMAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_GEM_MMAP, struct drm_tegra_gem_mmap)
666
#define DRM_IOCTL_TEGRA_SYNCPT_READ
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_SYNCPT_READ, struct drm_tegra_syncpt_read)
667
#define DRM_IOCTL_TEGRA_SYNCPT_INCR
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_SYNCPT_INCR, struct drm_tegra_syncpt_incr)
668
#define DRM_IOCTL_TEGRA_SYNCPT_WAIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_SYNCPT_WAIT, struct drm_tegra_syncpt_wait)
669
#define DRM_IOCTL_TEGRA_OPEN_CHANNEL
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_OPEN_CHANNEL, struct drm_tegra_open_channel)
670
#define DRM_IOCTL_TEGRA_CLOSE_CHANNEL
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_CLOSE_CHANNEL, struct drm_tegra_close_channel)
671
#define DRM_IOCTL_TEGRA_GET_SYNCPT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_GET_SYNCPT, struct drm_tegra_get_syncpt)
672
#define DRM_IOCTL_TEGRA_SUBMIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_SUBMIT, struct drm_tegra_submit)
673
#define DRM_IOCTL_TEGRA_GET_SYNCPT_BASE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_TEGRA_GET_SYNCPT_BASE, struct drm_tegra_get_syncpt_base
[
all
...]
virtgpu_drm.h
146
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_MAP, struct drm_virtgpu_map)
149
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_EXECBUFFER,\
153
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_GETPARAM,\
157
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_CREATE, \
161
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_RESOURCE_INFO, \
165
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_FROM_HOST, \
169
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_TRANSFER_TO_HOST, \
173
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_WAIT, \
177
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIRTGPU_GET_CAPS, \
sis_drm.h
48
#define DRM_IOCTL_SIS_FB_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_SIS_FB_ALLOC, drm_sis_mem_t)
50
#define DRM_IOCTL_SIS_AGP_INIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_SIS_AGP_INIT, drm_sis_agp_t)
51
#define DRM_IOCTL_SIS_AGP_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_SIS_AGP_ALLOC, drm_sis_mem_t)
vc4_drm.h
51
#define DRM_IOCTL_VC4_SUBMIT_CL
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_SUBMIT_CL, struct drm_vc4_submit_cl)
52
#define DRM_IOCTL_VC4_WAIT_SEQNO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_WAIT_SEQNO, struct drm_vc4_wait_seqno)
53
#define DRM_IOCTL_VC4_WAIT_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_WAIT_BO, struct drm_vc4_wait_bo)
54
#define DRM_IOCTL_VC4_CREATE_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_CREATE_BO, struct drm_vc4_create_bo)
55
#define DRM_IOCTL_VC4_MMAP_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_MMAP_BO, struct drm_vc4_mmap_bo)
56
#define DRM_IOCTL_VC4_CREATE_SHADER_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_CREATE_SHADER_BO, struct drm_vc4_create_shader_bo)
57
#define DRM_IOCTL_VC4_GET_HANG_STATE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_GET_HANG_STATE, struct drm_vc4_get_hang_state)
58
#define DRM_IOCTL_VC4_GET_PARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_GET_PARAM, struct drm_vc4_get_param)
59
#define DRM_IOCTL_VC4_SET_TILING
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_SET_TILING, struct drm_vc4_set_tiling)
60
#define DRM_IOCTL_VC4_GET_TILING
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VC4_GET_TILING, struct drm_vc4_get_tiling
[
all
...]
v3d_drm.h
44
#define DRM_IOCTL_V3D_SUBMIT_CL
DRM_IOWR
(DRM_COMMAND_BASE + DRM_V3D_SUBMIT_CL, struct drm_v3d_submit_cl)
45
#define DRM_IOCTL_V3D_WAIT_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_V3D_WAIT_BO, struct drm_v3d_wait_bo)
46
#define DRM_IOCTL_V3D_CREATE_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_V3D_CREATE_BO, struct drm_v3d_create_bo)
47
#define DRM_IOCTL_V3D_MMAP_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_V3D_MMAP_BO, struct drm_v3d_mmap_bo)
48
#define DRM_IOCTL_V3D_GET_PARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_V3D_GET_PARAM, struct drm_v3d_get_param)
49
#define DRM_IOCTL_V3D_GET_BO_OFFSET
DRM_IOWR
(DRM_COMMAND_BASE + DRM_V3D_GET_BO_OFFSET, struct drm_v3d_get_bo_offset)
qxl_drm.h
131
DRM_IOWR
(DRM_COMMAND_BASE + DRM_QXL_ALLOC, struct drm_qxl_alloc)
134
DRM_IOWR
(DRM_COMMAND_BASE + DRM_QXL_MAP, struct drm_qxl_map)
145
DRM_IOWR
(DRM_COMMAND_BASE + DRM_QXL_GETPARAM,\
153
DRM_IOWR
(DRM_COMMAND_BASE + DRM_QXL_ALLOC_SURF,\
vgem_drm.h
44
#define DRM_IOCTL_VGEM_FENCE_ATTACH
DRM_IOWR
( DRM_COMMAND_BASE + DRM_VGEM_FENCE_ATTACH, struct drm_vgem_fence_attach)
panfrost_drm.h
29
#define DRM_IOCTL_PANFROST_CREATE_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_PANFROST_CREATE_BO, struct drm_panfrost_create_bo)
30
#define DRM_IOCTL_PANFROST_MMAP_BO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_PANFROST_MMAP_BO, struct drm_panfrost_mmap_bo)
31
#define DRM_IOCTL_PANFROST_GET_PARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_PANFROST_GET_PARAM, struct drm_panfrost_get_param)
32
#define DRM_IOCTL_PANFROST_GET_BO_OFFSET
DRM_IOWR
(DRM_COMMAND_BASE + DRM_PANFROST_GET_BO_OFFSET, struct drm_panfrost_get_bo_offset)
33
#define DRM_IOCTL_PANFROST_MADVISE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_PANFROST_MADVISE, struct drm_panfrost_madvise)
via_drm.h
86
#define DRM_IOCTL_VIA_ALLOCMEM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIA_ALLOCMEM, drm_via_mem_t)
88
#define DRM_IOCTL_VIA_AGP_INIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIA_AGP_INIT, drm_via_agp_t)
89
#define DRM_IOCTL_VIA_FB_INIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIA_FB_INIT, drm_via_fb_t)
90
#define DRM_IOCTL_VIA_MAP_INIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIA_MAP_INIT, drm_via_init_t)
92
#define DRM_IOCTL_VIA_DMA_INIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_VIA_DMA_INIT, drm_via_dma_init_t)
96
#define DRM_IOCTL_VIA_CMDBUF_SIZE
DRM_IOWR
( DRM_COMMAND_BASE + DRM_VIA_CMDBUF_SIZE, \
98
#define DRM_IOCTL_VIA_WAIT_IRQ
DRM_IOWR
( DRM_COMMAND_BASE + DRM_VIA_WAIT_IRQ, drm_via_irqwait_t)
msm_drm.h
321
#define DRM_IOCTL_MSM_GET_PARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MSM_GET_PARAM, struct drm_msm_param)
322
#define DRM_IOCTL_MSM_GEM_NEW
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MSM_GEM_NEW, struct drm_msm_gem_new)
323
#define DRM_IOCTL_MSM_GEM_INFO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MSM_GEM_INFO, struct drm_msm_gem_info)
326
#define DRM_IOCTL_MSM_GEM_SUBMIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MSM_GEM_SUBMIT, struct drm_msm_gem_submit)
328
#define DRM_IOCTL_MSM_GEM_MADVISE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MSM_GEM_MADVISE, struct drm_msm_gem_madvise)
329
#define DRM_IOCTL_MSM_SUBMITQUEUE_NEW
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MSM_SUBMITQUEUE_NEW, struct drm_msm_submitqueue)
nouveau_drm.h
193
#define DRM_IOCTL_NOUVEAU_SVM_INIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_SVM_INIT, struct drm_nouveau_svm_init)
194
#define DRM_IOCTL_NOUVEAU_SVM_BIND
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_SVM_BIND, struct drm_nouveau_svm_bind)
196
#define DRM_IOCTL_NOUVEAU_GEM_NEW
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_NEW, struct drm_nouveau_gem_new)
197
#define DRM_IOCTL_NOUVEAU_GEM_PUSHBUF
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_PUSHBUF, struct drm_nouveau_gem_pushbuf)
200
#define DRM_IOCTL_NOUVEAU_GEM_INFO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_GEM_INFO, struct drm_nouveau_gem_info)
radeon_drm.h
534
#define DRM_IOCTL_RADEON_INDIRECT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t)
535
#define DRM_IOCTL_RADEON_TEXTURE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t)
538
#define DRM_IOCTL_RADEON_GETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t)
540
#define DRM_IOCTL_RADEON_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t)
543
#define DRM_IOCTL_RADEON_IRQ_EMIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t)
550
#define DRM_IOCTL_RADEON_GEM_INFO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_GEM_INFO, struct drm_radeon_gem_info)
551
#define DRM_IOCTL_RADEON_GEM_CREATE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_GEM_CREATE, struct drm_radeon_gem_create)
552
#define DRM_IOCTL_RADEON_GEM_MMAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_GEM_MMAP, struct drm_radeon_gem_mmap)
553
#define DRM_IOCTL_RADEON_GEM_PREAD
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_GEM_PREAD, struct drm_radeon_gem_pread)
554
#define DRM_IOCTL_RADEON_GEM_PWRITE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_GEM_PWRITE, struct drm_radeon_gem_pwrite
[
all
...]
i915_drm.h
370
#define DRM_IOCTL_I915_IRQ_EMIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
372
#define DRM_IOCTL_I915_GETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
374
#define DRM_IOCTL_I915_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
381
#define DRM_IOCTL_I915_VBLANK_SWAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
386
#define DRM_IOCTL_I915_GEM_EXECBUFFER2_WR
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_EXECBUFFER2_WR, struct drm_i915_gem_execbuffer2)
387
#define DRM_IOCTL_I915_GEM_PIN
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
389
#define DRM_IOCTL_I915_GEM_BUSY
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
391
#define DRM_IOCTL_I915_GEM_GET_CACHING
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_GET_CACHING, struct drm_i915_gem_caching)
395
#define DRM_IOCTL_I915_GEM_CREATE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
398
#define DRM_IOCTL_I915_GEM_MMAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap
[
all
...]
amdgpu_drm.h
60
#define DRM_IOCTL_AMDGPU_GEM_CREATE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_CREATE, union drm_amdgpu_gem_create)
61
#define DRM_IOCTL_AMDGPU_GEM_MMAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_MMAP, union drm_amdgpu_gem_mmap)
62
#define DRM_IOCTL_AMDGPU_CTX
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_CTX, union drm_amdgpu_ctx)
63
#define DRM_IOCTL_AMDGPU_BO_LIST
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_BO_LIST, union drm_amdgpu_bo_list)
64
#define DRM_IOCTL_AMDGPU_CS
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_CS, union drm_amdgpu_cs)
66
#define DRM_IOCTL_AMDGPU_GEM_METADATA
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_METADATA, struct drm_amdgpu_gem_metadata)
67
#define DRM_IOCTL_AMDGPU_GEM_WAIT_IDLE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_WAIT_IDLE, union drm_amdgpu_gem_wait_idle)
69
#define DRM_IOCTL_AMDGPU_WAIT_CS
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_WAIT_CS, union drm_amdgpu_wait_cs)
70
#define DRM_IOCTL_AMDGPU_GEM_OP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_OP, struct drm_amdgpu_gem_op)
71
#define DRM_IOCTL_AMDGPU_GEM_USERPTR
DRM_IOWR
(DRM_COMMAND_BASE + DRM_AMDGPU_GEM_USERPTR, struct drm_amdgpu_gem_userptr
[
all
...]
mga_drm.h
265
#define DRM_IOCTL_MGA_GETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MGA_GETPARAM, drm_mga_getparam_t)
267
#define DRM_IOCTL_MGA_WAIT_FENCE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MGA_WAIT_FENCE, __u32)
268
#define DRM_IOCTL_MGA_DMA_BOOTSTRAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MGA_DMA_BOOTSTRAP, drm_mga_dma_bootstrap_t)
/src/sys/external/bsd/drm/dist/shared-core/
drm.h
1008
#define
DRM_IOWR
(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
1010
#define DRM_IOCTL_VERSION
DRM_IOWR
(0x00, struct drm_version)
1011
#define DRM_IOCTL_GET_UNIQUE
DRM_IOWR
(0x01, struct drm_unique)
1013
#define DRM_IOCTL_IRQ_BUSID
DRM_IOWR
(0x03, struct drm_irq_busid)
1014
#define DRM_IOCTL_GET_MAP
DRM_IOWR
(0x04, struct drm_map)
1015
#define DRM_IOCTL_GET_CLIENT
DRM_IOWR
(0x05, struct drm_client)
1017
#define DRM_IOCTL_SET_VERSION
DRM_IOWR
(0x07, struct drm_set_version)
1021
#define DRM_IOCTL_GEM_FLINK
DRM_IOWR
(0x0a, struct drm_gem_flink)
1022
#define DRM_IOCTL_GEM_OPEN
DRM_IOWR
(0x0b, struct drm_gem_open)
1026
#define DRM_IOCTL_BLOCK
DRM_IOWR
(0x12, struct drm_block
[
all
...]
sis_drm.h
40
#define DRM_IOCTL_SIS_FB_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_SIS_FB_ALLOC, drm_sis_mem_t)
42
#define DRM_IOCTL_SIS_AGP_INIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_SIS_AGP_INIT, drm_sis_agp_t)
43
#define DRM_IOCTL_SIS_AGP_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_SIS_AGP_ALLOC, drm_sis_mem_t)
xgi_drm.h
129
#define XGI_IOCTL_BOOTSTRAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_XGI_BOOTSTRAP, struct xgi_bootstrap)
130
#define XGI_IOCTL_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_XGI_ALLOC, struct xgi_mem_alloc)
134
#define XGI_IOCTL_SET_FENCE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_XGI_SET_FENCE, u32)
135
#define XGI_IOCTL_WAIT_FENCE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_XGI_WAIT_FENCE, u32)
i915_drm.h
214
#define DRM_IOCTL_I915_IRQ_EMIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_IRQ_EMIT, drm_i915_irq_emit_t)
216
#define DRM_IOCTL_I915_GETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GETPARAM, drm_i915_getparam_t)
218
#define DRM_IOCTL_I915_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_ALLOC, drm_i915_mem_alloc_t)
225
#define DRM_IOCTL_I915_VBLANK_SWAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_VBLANK_SWAP, drm_i915_vblank_swap_t)
226
#define DRM_IOCTL_I915_MMIO
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_MMIO, drm_i915_mmio)
227
#define DRM_IOCTL_I915_EXECBUFFER
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_EXECBUFFER, struct drm_i915_execbuffer)
230
#define DRM_IOCTL_I915_GEM_PIN
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_PIN, struct drm_i915_gem_pin)
232
#define DRM_IOCTL_I915_GEM_BUSY
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_BUSY, struct drm_i915_gem_busy)
236
#define DRM_IOCTL_I915_GEM_CREATE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_CREATE, struct drm_i915_gem_create)
239
#define DRM_IOCTL_I915_GEM_MMAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_I915_GEM_MMAP, struct drm_i915_gem_mmap
[
all
...]
radeon_drm.h
511
#define DRM_IOCTL_RADEON_INDIRECT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_INDIRECT, drm_radeon_indirect_t)
512
#define DRM_IOCTL_RADEON_TEXTURE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_TEXTURE, drm_radeon_texture_t)
515
#define DRM_IOCTL_RADEON_GETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_GETPARAM, drm_radeon_getparam_t)
517
#define DRM_IOCTL_RADEON_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_ALLOC, drm_radeon_mem_alloc_t)
520
#define DRM_IOCTL_RADEON_IRQ_EMIT
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_IRQ_EMIT, drm_radeon_irq_emit_t)
526
#define DRM_IOCTL_RADEON_CS
DRM_IOWR
(DRM_COMMAND_BASE + DRM_RADEON_CS, struct drm_radeon_cs)
mga_drm.h
259
#define DRM_IOCTL_MGA_GETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MGA_GETPARAM, drm_mga_getparam_t)
261
#define DRM_IOCTL_MGA_WAIT_FENCE
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MGA_WAIT_FENCE, uint32_t)
262
#define DRM_IOCTL_MGA_DMA_BOOTSTRAP
DRM_IOWR
(DRM_COMMAND_BASE + DRM_MGA_DMA_BOOTSTRAP, drm_mga_dma_bootstrap_t)
/src/sys/external/bsd/drm2/dist/drm/nouveau/
nouveau_abi16.h
108
#define DRM_IOCTL_NOUVEAU_GETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_GETPARAM, struct drm_nouveau_getparam)
109
#define DRM_IOCTL_NOUVEAU_SETPARAM
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_SETPARAM, struct drm_nouveau_setparam)
110
#define DRM_IOCTL_NOUVEAU_CHANNEL_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_CHANNEL_ALLOC, struct drm_nouveau_channel_alloc)
113
#define DRM_IOCTL_NOUVEAU_NOTIFIEROBJ_ALLOC
DRM_IOWR
(DRM_COMMAND_BASE + DRM_NOUVEAU_NOTIFIEROBJ_ALLOC, struct drm_nouveau_notifierobj_alloc)
/src/sys/compat/netbsd32/
netbsd32_drm.c
40
#define DRM_IOCTL_VERSION32
DRM_IOWR
(0x00, drm_version32_t)
41
#define DRM_IOCTL_GET_UNIQUE32
DRM_IOWR
(0x01, drm_unique32_t)
42
#define DRM_IOCTL_GET_MAP32
DRM_IOWR
(0x04, drm_map32_t)
43
#define DRM_IOCTL_GET_CLIENT32
DRM_IOWR
(0x05, drm_client32_t)
47
#define DRM_IOCTL_ADD_MAP32
DRM_IOWR
(0x15, drm_map32_t)
48
#define DRM_IOCTL_ADD_BUFS32
DRM_IOWR
(0x16, drm_buf_desc32_t)
50
#define DRM_IOCTL_INFO_BUFS32
DRM_IOWR
(0x18, drm_buf_info32_t)
51
#define DRM_IOCTL_MAP_BUFS32
DRM_IOWR
(0x19, drm_buf_map32_t)
57
#define DRM_IOCTL_GET_SAREA_CTX32
DRM_IOWR
(0x1d, drm_ctx_priv_map32_t)
59
#define DRM_IOCTL_RES_CTX32
DRM_IOWR
(0x26, drm_ctx_res32_t
[
all
...]
/src/sys/external/bsd/drm2/dist/drm/
drm_ioc32.c
47
#define DRM_IOCTL_VERSION32
DRM_IOWR
(0x00, drm_version32_t)
48
#define DRM_IOCTL_GET_UNIQUE32
DRM_IOWR
(0x01, drm_unique32_t)
49
#define DRM_IOCTL_GET_MAP32
DRM_IOWR
(0x04, drm_map32_t)
50
#define DRM_IOCTL_GET_CLIENT32
DRM_IOWR
(0x05, drm_client32_t)
54
#define DRM_IOCTL_ADD_MAP32
DRM_IOWR
(0x15, drm_map32_t)
55
#define DRM_IOCTL_ADD_BUFS32
DRM_IOWR
(0x16, drm_buf_desc32_t)
57
#define DRM_IOCTL_INFO_BUFS32
DRM_IOWR
(0x18, drm_buf_info32_t)
58
#define DRM_IOCTL_MAP_BUFS32
DRM_IOWR
(0x19, drm_buf_map32_t)
64
#define DRM_IOCTL_GET_SAREA_CTX32
DRM_IOWR
(0x1d, drm_ctx_priv_map32_t)
66
#define DRM_IOCTL_RES_CTX32
DRM_IOWR
(0x26, drm_ctx_res32_t
[
all
...]
Completed in 69 milliseconds
1
2
Indexes created Mon Oct 20 16:09:52 GMT 2025