/src/sys/dev/microcode/aic7xxx/ |
aic79xx.reg | 99 access_mode RW 113 access_mode RW 130 access_mode RW 256 access_mode RW 272 access_mode RW 281 access_mode RW 289 access_mode RW 325 access_mode RW 334 access_mode RW 344 access_mode RW [all...] |
aic7xxx.reg | 59 access_mode RW 76 access_mode RW 92 access_mode RW 169 access_mode RW 185 access_mode RW 207 access_mode RW 212 access_mode RW 225 access_mode RW 231 access_mode RW 240 access_mode RW [all...] |
aicasm_symbol.h | 71 RW = 0x03
|
aicasm_scan.l | 171 RW|RO|WO { 172 if (strcmp(yytext, "RW") == 0) 173 yylval.value = RW;
|
/src/sys/dev/ic/ |
arn9380.c | 317 reg = RW(reg, AR9485_PHY_65NM_CH0_TOP2_XPABIASLVL, 323 reg = RW(reg, AR_PHY_65NM_CH0_TOP_XPABIASLVL, 327 reg = RW(reg, AR_PHY_65NM_CH0_THERM_XPABIASLVL_MSB, 335 reg = RW(reg, AR_SWITCH_TABLE_COM_ALL, modal->antCtrlCommon); 338 reg = RW(reg, AR_SWITCH_TABLE_COM_2_ALL, modal->antCtrlCommon2); 344 reg = RW(reg, AR_SWITCH_TABLE_ALL, modal->antCtrlChain[i]); 351 reg = RW(reg, AR_PHY_MC_GAIN_CTRL_ANT_DIV_CTRL_ALL, 369 reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_0, 5); 370 reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_1, 5); 371 reg = RW(reg, AR_PHY_65NM_CH0_BIAS1_2, 5) [all...] |
arn9285.c | 195 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF, modal->iqCalI); 196 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF, modal->iqCalQ); 201 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, 203 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_DB, 205 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN, 207 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN2_DB, 213 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, 215 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_DB, 217 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN, 219 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN2_DB [all...] |
arn9287.c | 176 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF, 178 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF, 183 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, 185 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_DB, 190 reg = RW(reg, AR9280_PHY_RXGAIN_TXRX_MARGIN, 192 reg = RW(reg, AR9280_PHY_RXGAIN_TXRX_ATTEN, 200 reg = RW(reg, AR_PHY_SETTLING_SWITCH, modal->swSettleHt40); 203 reg = RW(reg, AR_PHY_SETTLING_SWITCH, modal->switchSettling); 207 reg = RW(reg, AR_PHY_DESIRED_SZ_ADC, modal->adcDesiredSize); 217 reg = RW(reg, AR_PHY_TX_END_TO_A2_RX_ON, modal->txEndToRxOn) [all...] |
arn9280.c | 221 reg = RW(reg, AR_AN_SYNTH9_REFDIVA, 1); 257 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF, 259 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF, 265 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_MARGIN, 267 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN1_DB, 269 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN2_MARGIN, 271 reg = RW(reg, AR_PHY_GAIN_2GHZ_XATTEN2_DB, 280 reg = RW(reg, AR9280_PHY_RXGAIN_TXRX_ATTEN, 282 reg = RW(reg, AR9280_PHY_RXGAIN_TXRX_MARGIN, 288 reg = RW(reg, AR_AN_RF2G1_CH0_OB, modal->ob) [all...] |
arn5416.c | 248 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF, 250 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF, 259 reg = RW(reg, AR_PHY_GAIN_2GHZ_BSW_MARGIN, 261 reg = RW(reg, AR_PHY_GAIN_2GHZ_BSW_ATTEN, 270 reg = RW(reg, AR_PHY_RXGAIN_TXRX_ATTEN, txRxAtten); 274 reg = RW(reg, AR_PHY_GAIN_2GHZ_RXTX_MARGIN, 279 reg = RW(reg, AR_PHY_SETTLING_SWITCH, modal->switchSettling); 283 reg = RW(reg, AR_PHY_DESIRED_SZ_ADC, modal->adcDesiredSize); 284 reg = RW(reg, AR_PHY_DESIRED_SZ_PGA, modal->pgaDesiredSize); 294 reg = RW(reg, AR_PHY_TX_END_TO_A2_RX_ON, modal->txEndToRxOn) [all...] |
arn9003.c | 588 reg = RW(reg, AR_GPIO_INPUT_MUX2_RFSILENT, 0); 844 reg = RW(reg, AR_RXBP_THRESH_HP, 1); 845 reg = RW(reg, AR_RXBP_THRESH_LP, 1); 1953 reg = RW(reg, AR_PHY_TIMING3_DSC_EXP, exp); 1954 reg = RW(reg, AR_PHY_TIMING3_DSC_MAN, man); 1963 reg = RW(reg, AR_PHY_SGI_DSC_EXP, exp); 1964 reg = RW(reg, AR_PHY_SGI_DSC_MAN, man); 2059 reg = RW(reg, AR_PHY_MAXCCA_PWR, nf[i]); 2063 reg = RW(reg, AR_PHY_EXT_MAXCCA_PWR, nf_ext[i]); 2218 reg = RW(reg, AR_PHY_TIMING4_IQCAL_LOG_COUNT_MAX, 10) [all...] |
arn5008.c | 458 reg = RW(reg, AR_GPIO_INPUT_MUX2_RFSILENT, 0); 1778 reg = RW(reg, AR_PHY_TIMING3_DSC_EXP, exp); 1779 reg = RW(reg, AR_PHY_TIMING3_DSC_MAN, man); 1788 reg = RW(reg, AR_PHY_HALFGI_DSC_EXP, exp); 1789 reg = RW(reg, AR_PHY_HALFGI_DSC_MAN, man); 1892 reg = RW(reg, AR_PHY_MAXCCA_PWR, nf[i]); 1896 reg = RW(reg, AR_PHY_EXT_MAXCCA_PWR, nf_ext[i]); 1991 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCAL_LOG_COUNT_MAX, log); 2079 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_I_COFF, i_coff); 2080 reg = RW(reg, AR_PHY_TIMING_CTRL4_IQCORR_Q_Q_COFF, q_coff) [all...] |
athn.c | 1193 reg = RW(reg, AR_GPIO_INPUT_MUX1_BT_ACTIVE, 1205 reg = RW(reg, AR_GPIO_INPUT_MUX1_BT_ACTIVE, 1207 reg = RW(reg, AR_GPIO_INPUT_MUX1_BT_PRIORITY, 1725 reg = RW(reg, AR_TXCFG_DMASZ, AR_DMASZ_128B); 1729 reg = RW(reg, AR_TXCFG_FTRIG, AR_TXCFG_FTRIG_256B); 1731 reg = RW(reg, AR_TXCFG_FTRIG, AR_TXCFG_FTRIG_512B); 1736 reg = RW(reg, AR_RXCFG_DMASZ, AR_DMASZ_128B); 1770 reg = RW(reg, AR_TXCFG_FTRIG, ftrig + 1); 2009 reg = RW(reg, AR_RSSI_THR_BM_THR, 10); 2277 reg = RW(reg, AR_AES_MUTE_MASK1_FC0_MGMT, 0xff) [all...] |
/src/usr.bin/uuencode/ |
uuencode.c | 99 #define RW (S_IRUSR|S_IWUSR|S_IRGRP|S_IWGRP|S_IROTH|S_IWOTH) 100 mode = RW & ~umask(RW);
|
/src/sys/external/bsd/compiler_rt/dist/lib/tsan/tests/rtl/ |
tsan_test_util_posix.cc | 110 else if (type_ == RW) 133 else if (type_ == RW) 145 else if (type_ == RW) 157 else if (type_ == RW) 170 else if (type_ == RW) 176 CHECK(type_ == RW); 182 CHECK(type_ == RW); 188 CHECK(type_ == RW);
|
tsan_test_util.h | 36 RW,
|
tsan_mop.cc | 69 Mutex m(Mutex::RW); 88 Mutex m(Mutex::RW);
|
tsan_mutex.cc | 60 Mutex m(Mutex::RW); 128 Mutex m(Mutex::RW);
|
/src/usr.sbin/lpr/common_source/ |
lp.h | 68 extern long RW; /* open LP for reading and writing */
|
common.c | 99 long RW; /* open LP for reading and writing */
|
/src/libexec/getty/ |
gettytab.h | 156 #define RW gettyflags[11].value
|
subr.c | 305 if (RW) {
|
/src/sys/dev/pci/ |
if_rtwn.c | 850 RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) | 891 reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr); 1168 reg = RW(reg, R92C_CR_NETTYPE, type); 1379 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20); 1383 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20); 1417 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32); 1419 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20); 1425 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32); 1427 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20); 2433 reg = RW(reg, R92C_MCUFWDL_PAGE, page) [all...] |
/src/sys/dev/usb/ |
if_urtwn.c | 1248 RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) | 1296 reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr); 2046 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20); 2051 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20); 2090 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32); 2095 reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32); 3485 reg = RW(reg, R92C_MCUFWDL_PAGE, page); 3969 RW(reg, R92C_AFE_XTAL_CTRL_ADDR, 3979 RW(reg, R92C_AFE_XTAL_CTRL_ADDR, 4211 reg = RW(reg, R92C_TXAGC_A_CCK1, power[0]) [all...] |
/src/usr.sbin/lpr/lpd/ |
printjob.c | 1303 RW = (cgetcap(bp, "rw", ':') != NULL); 1444 pfd = open(LP, RW ? O_RDWR : O_WRONLY);
|
/src/libexec/ld.aout_so/ |
ld.so.i386.uue | 694 M]K@0`0``S8!RW\.0D)"0D)!3Z`````!;@<.B60``BXM`````6__AB?:X20`` 725 M````S8!RW\.0D)"0D)`D3F5T0E-$.B!S=')N8VUP+E,L=B`Q+C$Q(#$Y.34O 872 M``!;_^&)]K@7`0``S8!RW\.0D)"0D)`D3F5T0E-$.B!T8V=E=&%T='(N8RQV 893 M`````%N!P[HV``"+BT````!;_^&)]K@#````S8!RW\.0D)"0D)!3Z`````!;
|