Searched refs:D0_CHANNEL_ALL (Results 1 - 21 of 21) sorted by relevance

/xsrc/external/mit/xf86-video-intel/dist/xvmc/
H A Di915_program.h146 #define D0_CHANNEL_ALL (0xf<<10) macro
H A Di915_reg.h665 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/xf86-video-intel-2014/dist/xvmc/
H A Di915_program.h146 #define D0_CHANNEL_ALL (0xf<<10) macro
H A Di915_reg.h665 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/xf86-video-intel-old/dist/src/xvmc/
H A Di915_program.h146 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/xf86-video-intel/dist/src/uxa/
H A Di915_3d.h216 #define D0_CHANNEL_ALL (0xf<<10) macro
362 ((REG_TYPE(reg) != REG_TYPE_S) ? D0_CHANNEL_ALL : 0)); \
H A Di915_reg.h665 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/xf86-video-intel-2014/dist/src/uxa/
H A Di915_3d.h216 #define D0_CHANNEL_ALL (0xf<<10) macro
362 ((REG_TYPE(reg) != REG_TYPE_S) ? D0_CHANNEL_ALL : 0)); \
H A Di915_reg.h665 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/MesaLib.old/dist/src/gallium/drivers/i915/
H A Di915_fpc_translate.c62 D0_CHANNEL_ALL),
200 src = i915_emit_decl(p, REG_TYPE_T, T_TEX0 + real_tex_unit, D0_CHANNEL_ALL);
205 src = i915_emit_decl(p, REG_TYPE_T, T_DIFFUSE, D0_CHANNEL_ALL);
221 src = i915_emit_decl(p, REG_TYPE_T, T_TEX0 + real_tex_unit, D0_CHANNEL_ALL);
H A Di915_reg.h681 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/xf86-video-intel-old/dist/src/
H A Di915_3d.h226 op.ui[0] |= D0_CHANNEL_ALL;
H A Di915_reg.h690 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/MesaLib.old/dist/src/mesa/drivers/dri/i915/
H A Di915_fragprog.c118 src = i915_emit_decl(p, REG_TYPE_T, p->wpos_tex, D0_CHANNEL_ALL);
121 src = i915_emit_decl(p, REG_TYPE_T, T_DIFFUSE, D0_CHANNEL_ALL);
143 D0_CHANNEL_ALL);
158 D0_CHANNEL_ALL);
H A Di915_reg.h553 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/MesaLib/dist/src/mesa/drivers/dri/i915/
H A Di915_fragprog.c118 src = i915_emit_decl(p, REG_TYPE_T, p->wpos_tex, D0_CHANNEL_ALL);
121 src = i915_emit_decl(p, REG_TYPE_T, T_DIFFUSE, D0_CHANNEL_ALL);
143 D0_CHANNEL_ALL);
158 D0_CHANNEL_ALL);
H A Di915_reg.h553 #define D0_CHANNEL_ALL (0xf<<10) macro
/xsrc/external/mit/xf86-video-intel/dist/src/sna/
H A Dgen3_render.h668 #define D0_CHANNEL_ALL (0xf<<10) macro
1063 #define D0_CHANNEL_ALL (0xf<<10) macro
1209 ((REG_TYPE(reg) != REG_TYPE_S) ? D0_CHANNEL_ALL : 0)); \
/xsrc/external/mit/xf86-video-intel-2014/dist/src/sna/
H A Dgen3_render.h668 #define D0_CHANNEL_ALL (0xf<<10) macro
1063 #define D0_CHANNEL_ALL (0xf<<10) macro
1209 ((REG_TYPE(reg) != REG_TYPE_S) ? D0_CHANNEL_ALL : 0)); \
/xsrc/external/mit/MesaLib/dist/src/gallium/drivers/i915/
H A Di915_fpc_translate.c173 D0_CHANNEL_ALL);
178 src = i915_emit_decl(p, REG_TYPE_T, T_DIFFUSE, D0_CHANNEL_ALL);
H A Di915_reg.h658 #define D0_CHANNEL_ALL (0xf << 10) macro

Completed in 45 milliseconds