/src/sys/external/bsd/drm2/dist/drm/nouveau/nvkm/engine/gr/ |
nouveau_nvkm_engine_gr_tu102.c | 64 u8 bank[GPC_MAX] = {}, gpc, i, j; local in function:tu102_gr_init_zcull 69 data |= bank[gr->tile[i + j]] << (j * 4); 70 bank[gr->tile[i + j]]++;
|
nouveau_nvkm_engine_gr_gf117.c | 136 u8 bank[GPC_MAX] = {}, gpc, i, j; local in function:gf117_gr_init_zcull 141 data |= bank[gr->tile[i + j]] << (j * 4); 142 bank[gr->tile[i + j]]++;
|
/src/games/trek/ |
phaser.c | 62 ** direction you want each bank to be aimed, the number 108 struct banks bank[NBANKS]; local in function:phaser 154 /* initialize the bank[] array */ 157 bank[i].units = 0; 165 b = &bank[i]; 218 b = &bank[i]; 249 b = &bank[i]; 270 b = &bank[i]; 283 b = &bank[i]; 287 printf("\nPhaser bank %d fires:\n", i) [all...] |
/src/sys/arch/amiga/dev/ |
gtscreg.h | 56 vu_short bank; member in struct:sdmac
|
/src/sys/arch/arm/amlogic/ |
meson_pinctrl.h | 64 u_int bank[MESON_PINCTRL_MAXBANK]; member in struct:meson_pinctrl_group
|
/src/sys/arch/arm/samsung/ |
exynos_pinctrl.c | 166 struct exynos_gpio_bank *bank; local in function:exynos_do_config 177 bank = exynos_gpio_bank_lookup(epb, pins); 179 if (bank == NULL) { 184 exynos_gpio_pin_ctl_write(bank, gc, pin);
|
exynos_gpio.c | 241 #define GPIO_WRITE(bank, reg, val) \ 242 bus_space_write_4((bank)->bank_sc->sc_bst, \ 243 (bank)->bank_sc->sc_bsh, \ 244 (bank)->bank_core_offset + (reg), (val)) 245 #define GPIO_READ(bank, reg) \ 246 bus_space_read_4((bank)->bank_sc->sc_bst, \ 247 (bank)->bank_sc->sc_bsh, \ 248 (bank)->bank_core_offset + (reg)) 254 struct exynos_gpio_bank *bank = gba->gba_gc->gp_cookie; local in function:exynos_gpio_cfprint 255 const char *bankname = bank->bank_name 268 struct exynos_gpio_bank * const bank = cookie; local in function:exynos_gpio_pin_read 281 struct exynos_gpio_bank * const bank = cookie; local in function:exynos_gpio_pin_write 297 struct exynos_gpio_bank * const bank = cookie; local in function:exynos_gpio_pin_ctl 375 struct exynos_gpio_bank *bank = local in function:exynos_gpio_bank_config 423 struct exynos_gpio_bank *bank; local in function:exynos_gpio_bank_lookup 456 struct exynos_gpio_bank *bank = NULL; local in function:exynos_gpio_fdt_acquire [all...] |
/src/sys/dev/mvme/ |
memc.c | 95 MEMECC_SYN_BANK_C | 10, /* 0x07: Bank C 10/26 */ 99 MEMECC_SYN_BANK_C | 13, /* 0x0b: Bank C 13/29 */ 101 MEMECC_SYN_BANK_D | 1, /* 0x0d: Bank D 1/17 */ 102 MEMECC_SYN_BANK_D | 2, /* 0x0e: Bank D 2/18 */ 107 MEMECC_SYN_BANK_C | 14, /* 0x13: Bank C 14/30 */ 109 MEMECC_SYN_BANK_D | 4, /* 0x15: Bank D 4/20 */ 110 MEMECC_SYN_BANK_D | 5, /* 0x16: Bank D 5/21 */ 113 MEMECC_SYN_BANK_D | 8, /* 0x19: Bank D 8/24 */ 114 MEMECC_SYN_BANK_D | 9, /* 0x1a: Bank D 9/25 */ 116 MEMECC_SYN_BANK_D | 10, /* 0x1c: Bank D 10/26 * 572 int syncode, bank, bitnum; local in function:memecc_log_error [all...] |
/src/sys/external/bsd/drm2/dist/drm/amd/amdgpu/ |
amdgpu_ras_eeprom.h | 75 unsigned char bank; member in union:eeprom_table_record::__anon76fad6fc020a
|
/src/sys/dev/ic/ |
ug.c | 349 uint8_t bank, sens, rv; local in function:ug_read 351 bank = (sensor & 0xFF00) >> 8; 354 bus_space_write_1(sc->sc_iot, sc->sc_ioh, UG_DATA, bank); 638 ug2_read(struct ug_softc *sc, uint8_t bank, uint8_t offset, uint8_t count, 650 bus_space_write_1(iot, ioh, UG_CMD, bank);
|
mcp23xxxgpio.c | 65 mcpgpio_regaddr(struct mcpgpio_softc *sc, uint8_t bank, uint8_t reg) 72 return REGADDR_BANK1(bank & 1, reg); 74 return REGADDR_BANK0(bank & 1, reg); 98 mcpgpio_bankname(struct mcpgpio_softc *sc, uint8_t bank) 105 return banknames[bank & 1]; 132 uint8_t bank, uint8_t reg, uint8_t *valp) 135 uint8_t regaddr = mcpgpio_regaddr(sc, bank, reg); 137 error = sc->sc_accessops->read(sc, bank, regaddr, valp); 141 mcpgpio_regname(reg), mcpgpio_bankname(sc, bank), 152 uint8_t bank, uint8_t reg, uint8_t val 182 const uint8_t bank = PIN_BANK(pin); local in function:mcpgpio_gpio_pin_read 209 const uint8_t bank = PIN_BANK(pin); local in function:mcpgpio_gpio_pin_write 239 const uint8_t bank = PIN_BANK(pin); local in function:mcpgpio_gpio_pin_ctl [all...] |
/src/sys/dev/spi/ |
mcp23xxxgpio_spi.c | 138 mcpgpio_spi_read(struct mcpgpio_softc *sc, unsigned int bank, 144 KASSERT(bank < (sc->sc_npins >> 3)); 146 buf[0] = OP_READ(ssc->sc_ha[bank]); 153 mcpgpio_spi_write(struct mcpgpio_softc *sc, unsigned int bank, 159 KASSERT(bank < (sc->sc_npins >> 3)); 161 buf[0] = OP_WRITE(ssc->sc_ha[bank]); 241 int bank, nchips, error, ha; local in function:mcpgpio_spi_attach 266 * XXX Going on blind faith that IOCON.BANK is already 0. 321 /* Record the hardware addresses for each logical bank of 8 pins. */ 322 for (bank = 0; spi_present_mask != 0; spi_present_mask &= ~__BIT(ha)) [all...] |
/src/sys/arch/arm/nvidia/ |
tegra_gpio.c | 139 #define GPIO_WRITE(bank, reg, val) \ 140 bus_space_write_4((bank)->bank_sc->sc_bst, \ 141 (bank)->bank_sc->sc_bsh, \ 142 (bank)->bank_pb->base + (reg), (val)) 143 #define GPIO_READ(bank, reg) \ 144 bus_space_read_4((bank)->bank_sc->sc_bst, \ 145 (bank)->bank_sc->sc_bsh, \ 146 (bank)->bank_pb->base + (reg)) 202 struct tegra_gpio_bank *bank = &sc->sc_banks[bankno]; local in function:tegra_gpio_attach_bank 206 bank->bank_sc = sc 240 struct tegra_gpio_bank *bank = gba->gba_gc->gp_cookie; local in function:tegra_gpio_cfprint 254 struct tegra_gpio_bank *bank = priv; local in function:tegra_gpio_pin_read 264 struct tegra_gpio_bank *bank = priv; local in function:tegra_gpio_pin_write 275 struct tegra_gpio_bank *bank = priv; local in function:tegra_gpio_pin_ctl 298 const u_int bank = be32toh(gpio[1]) >> 3; local in function:tegra_gpio_fdt_acquire 389 struct tegra_gpio_bank bank; local in function:tegra_gpio_acquire [all...] |
/src/sys/arch/arm/rockchip/ |
rk3288_iomux.c | 126 rk3288_iomux_get_reg(struct rk3288_iomux_softc *sc, u_int bank, u_int idx, 129 if (bank >= NBANKS || idx >= NPINSPERBANK) { 133 if (bank == 0) { 141 reg->pull_reg = 0x130 + (bank * 0x10) + (idx / 8) * 4; 143 reg->drv_reg = 0x1b0 + (bank * 0x10) + (idx / 8) * 4; 146 reg->flags = rk3288_iomux_flags[bank][idx / 8]; 147 reg->mux_reg = rk3288_iomux_offset[bank][idx / 8]; 294 const u_int bank = be32toh(pins[0]); local in function:rk3288_iomux_pinctrl_set_config 300 if (rk3288_iomux_get_reg(sc, bank, idx, ®def)) { 302 printf(" -> gpio%u P%c%u (%u)\n", bank, 'A' + (idx / 8), idx % 8, idx) [all...] |
rk3328_iomux.c | 145 rk3328_iomux_calc_iomux_reg(struct rk3328_iomux_softc *sc, u_int bank, u_int pin, bus_size_t *reg, uint32_t *mask) 149 KASSERT(bank < sc->sc_conf->nbanks); 151 *reg = banks[bank].iomux[pin / 8].base; 152 if (banks[bank].iomux[pin / 8].type & RK3328_IOMUX_TYPE_3BIT) { 164 rk3328_iomux_set_bias(struct rk3328_iomux_softc *sc, u_int bank, u_int idx, u_int bias) 166 WR4(sc, GRF_GPIO_P_REG(bank, idx), 172 rk3328_iomux_set_drive_strength(struct rk3328_iomux_softc *sc, u_int bank, u_int idx, u_int drv) 174 WR4(sc, GRF_GPIO_E_REG(bank, idx), 180 rk3328_iomux_set_mux(struct rk3328_iomux_softc *sc, u_int bank, u_int idx, u_int mux) 185 rk3328_iomux_calc_iomux_reg(sc, bank, idx, ®, &mask) 256 const u_int bank = be32toh(pins[0]); local in function:rk3328_iomux_pinctrl_set_config [all...] |
rk3588_iomux.c | 70 #define PIN(bank, idx) (((bank) * NPINPERBANK) + (idx)) 844 int bank = pin / 32; local in function:rk3588_iomux_pinname 848 pin, bank, 'A' + group, idx); 942 u_int bank, u_int idx, u_int mux) 944 const int pin = PIN(bank, idx); 981 const u_int bank = be32toh(pins[0]); local in function:rk3588_iomux_pinctrl_set_config 988 rk3588_iomux_config(sc, cfg, bank, idx, mux);
|
/src/sys/arch/hpc/stand/hpcboot/ |
memory.h | 55 struct bank { struct in class:MemoryManager 71 // Pagesize, D-RAM bank 75 struct bank _bank[MAX_MEM_BANK];
|
/src/sys/arch/mips/cavium/ |
octeon_intr.c | 261 int bank; local in function:octeon_intr_init 285 for (bank = 0; bank < NBANKS; bank++) { 289 bank, 290 cpu->cpu_ip2_enable[bank], 291 cpu->cpu_ip3_enable[bank], 292 cpu->cpu_ip4_enable[bank]); 296 for (bank = 0; bank < NBANKS; bank++) 370 const int bank = irq \/ 64; local in function:octeon_intr_establish 433 const int bank = irq \/ 64; local in function:octeon_intr_disestablish 482 int bank; local in function:octeon_iointr [all...] |
/src/sys/arch/powerpc/isa/ |
isadma_machdep.c | 166 int error, cookieflags, bank; local in function:_isa_bus_dmamap_create 171 for (bank = uvm_physseg_get_first(); 172 uvm_physseg_valid_p(bank); 173 bank = uvm_physseg_get_next(bank)) { 174 if (avail_end < uvm_physseg_get_avail_end(bank) << PGSHIFT) 175 avail_end = uvm_physseg_get_avail_end(bank) << PGSHIFT; 601 int bank; local in function:_isa_bus_dmamem_alloc 603 for (bank = uvm_physseg_get_first(); 604 uvm_physseg_valid_p(bank); [all...] |
/src/sys/arch/sgimips/sgimips/ |
arcemu.c | 570 static int bank; local in function:arcemu_ip12_GetMemoryDescriptor 582 bank = 0; 586 if (bank > 3) 589 switch (bank) { 631 bank++;
|
/src/sys/external/bsd/drm2/dist/drm/i915/gt/ |
intel_gt_irq.c | 46 const unsigned int bank, const unsigned int bit) 53 raw_reg_write(gt->uncore, GEN11_IIR_REG_SELECTOR(bank), BIT(bit)); 61 ident = raw_reg_read(gt->uncore, GEN11_INTR_IDENTITY_REG(bank)); 67 bank, bit, ident); 71 raw_reg_write(gt->uncore, GEN11_INTR_IDENTITY_REG(bank), 130 gen11_gt_bank_handler(struct intel_gt *gt, const unsigned int bank) 137 intr_dw = raw_reg_read(gt->uncore, GEN11_GT_INTR_DW(bank)); 140 const u32 ident = gen11_gt_engine_identity(gt, bank, bit); 146 raw_reg_write(gt->uncore, GEN11_GT_INTR_DW(bank), intr_dw); 151 unsigned int bank; local in function:gen11_gt_irq_handler [all...] |
/src/sys/arch/powerpc/powerpc/ |
bus_dma.c | 643 uvm_physseg_t bank; local in function:_bus_dmamem_alloc 645 for (bank = uvm_physseg_get_first(); 646 uvm_physseg_valid_p(bank); 647 bank = uvm_physseg_get_next(bank)) { 648 if (start > ptoa(uvm_physseg_get_avail_start(bank))) 649 start = ptoa(uvm_physseg_get_avail_start(bank)); 650 if (end < ptoa(uvm_physseg_get_avail_end(bank))) 651 end = ptoa(uvm_physseg_get_avail_end(bank));
|
/src/sys/uvm/ |
uvm_pglist.c | 574 const uvm_physseg_t bank = uvm_physseg_find(candidate, &cidx); local in function:uvm_pglistalloc_s_ps 575 KDASSERTMSG(bank == psi, 577 candidate, bank, psi);
|
/src/sys/dev/i2c/ |
w83795g.c | 143 uint8_t bank, vend, chip, deva; local in function:w83795g_match 149 iic_smbus_read_byte(ia->ia_tag, ia->ia_addr, W83795G_BANKSEL, &bank, 0); 155 if ((bank & BANKSEL_HBACS && vend == VENDOR_NUVOTON_ID_HI) || 156 (~bank & BANKSEL_HBACS && vend == VENDOR_NUVOTON_ID_LO)) 209 aprint_debug_dev(self, "register bank %d:\n", i / 256);
|
/src/sys/dev/acpi/ |
apei_hest.c | 705 ACPI_HEST_IA_ERROR_BANK *const bank = (void *)(imc + 1); local in function:apei_hest_attach_source 706 if (maxlen < imc->NumHardwareBanks*sizeof(*bank)) 708 return (ACPI_HEST_HEADER *)(bank + imc->NumHardwareBanks); 720 ACPI_HEST_IA_ERROR_BANK *const bank = (void *)(imcc + 1); local in function:apei_hest_attach_source 721 if (maxlen < imcc->NumHardwareBanks*sizeof(*bank)) 723 return (ACPI_HEST_HEADER *)(bank + imcc->NumHardwareBanks); 797 ACPI_HEST_IA_ERROR_BANK *const bank = (void *)(imdc + 1); local in function:apei_hest_attach_source 798 if (maxlen < imdc->NumHardwareBanks*sizeof(*bank)) 800 return (ACPI_HEST_HEADER *)(bank + imdc->NumHardwareBanks);
|